CONTROL_MODULE Registers
9.3.68 tpcc_evt_mux_48_51 Register (offset = FC0h) [reset = 0h]
tpcc_evt_mux_48_51 is shown in
and described in
.
Figure 9-71. tpcc_evt_mux_48_51 Register
31
30
29
28
27
26
25
24
Reserved
evt_mux_51
R-0h
R/W-0h
23
22
21
20
19
18
17
16
Reserved
evt_mux_50
R-0h
R/W-0h
15
14
13
12
11
10
9
8
Reserved
evt_mux_49
R-0h
R/W-0h
7
6
5
4
3
2
1
0
Reserved
evt_mux_48
R-0h
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit; -n = value after reset
Table 9-78. tpcc_evt_mux_48_51 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-30
Reserved
R
0h
29-24
evt_mux_51
R/W
0h
Selects 1 of 64 inputs for DMA event 51
23-22
Reserved
R
0h
21-16
evt_mux_50
R/W
0h
Selects 1 of 64 inputs for DMA event 50
15-14
Reserved
R
0h
13-8
evt_mux_49
R/W
0h
Selects 1 of 64 inputs for DMA event 49
7-6
Reserved
R
0h
5-0
evt_mux_48
R/W
0h
Selects 1 of 64 inputs for DMA event 48
832
Control Module
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated