17-69. LOCK_REG_21 Register
..............................................................................................
17-70. LOCK_REG_22 Register
..............................................................................................
17-71. LOCK_REG_23 Register
..............................................................................................
17-72. LOCK_REG_24 Register
..............................................................................................
17-73. LOCK_REG_25 Register
..............................................................................................
17-74. LOCK_REG_26 Register
..............................................................................................
17-75. LOCK_REG_27 Register
..............................................................................................
17-76. LOCK_REG_28 Register
..............................................................................................
17-77. LOCK_REG_29 Register
..............................................................................................
17-78. LOCK_REG_30 Register
..............................................................................................
17-79. LOCK_REG_31 Register
..............................................................................................
18-1.
MMCHS Module SDIO Application
...................................................................................
18-2.
MMCHS SD (4-bit) Card Application
.................................................................................
18-3.
MMCHS Module MMC Application
...................................................................................
18-4.
MMC/SD1/2 Connectivity to an MMC/SD Card
....................................................................
18-5.
MMC/SD0 Connectivity to an MMC/SD Card
.......................................................................
18-6.
Sequential Read Operation (MMC Cards Only)
....................................................................
18-7.
Sequential Write Operation (MMC Cards Only)
....................................................................
18-8.
Multiple Block Read Operation (MMC Cards Only)
...............................................................
18-9.
Multiple Block Write Operation (MMC Cards Only)
...............................................................
18-10. Command Token Format
..............................................................................................
18-11. 48-Bit Response Packet (R1, R3, R4, R5, R6)
.....................................................................
18-12. 136-Bit Response Packet (R2)
.......................................................................................
18-13. Data Packet for Sequential Transfer (1-Bit)
........................................................................
18-14. Data Packet for Block Transfer (1-Bit)
..............................................................................
18-15. Data Packet for Block Transfer (4-Bit)
...............................................................................
18-16. Data Packet for Block Transfer (8-Bit)
...............................................................................
18-17. DMA Receive Mode
....................................................................................................
18-18. DMA Transmit Mode
...................................................................................................
18-19. Buffer Management for a Write
.......................................................................................
18-20. Buffer Management for a Read
.......................................................................................
18-21. Busy Timeout for R1b, R5b Responses
.............................................................................
18-22. Busy Timeout After Write CRC Status
...............................................................................
18-23. Write CRC Status Timeout
............................................................................................
18-24. Read Data Timeout
....................................................................................................
18-25. Boot Acknowledge Timeout When Using CMD0
...................................................................
18-26. Boot Acknowledge Timeout When CMD Held Low
................................................................
18-27. Auto CMD12 Timing During Write Transfer
.........................................................................
18-28. Auto Command 12 Timings During Read Transfer
................................................................
18-29. Output Driven on Falling Edge
........................................................................................
18-30. Output Driven on Rising Edge
........................................................................................
18-31. Boot Mode With CMD0
................................................................................................
18-32. Boot Mode With CMD Line Tied to 0
................................................................................
18-33. MMC/SD/SDIO Controller Software Reset Flow
...................................................................
18-34. MMC/SD/SDIO Controller Bus Configuration Flow
................................................................
18-35. MMC/SD/SDIO Controller Card Identification and Selection - Part 1
............................................
18-36. MMC/SD/SDIO Controller Card Identification and Selection - Part 2
............................................
18-37. SD_SYSCONFIG Register
............................................................................................
18-38. SD_SYSSTATUS Register
............................................................................................
70
List of Figures
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated