DMTimer 1ms
Table 20-35. DMTIMER_1MS REGISTERS (continued)
Offset
Acronym
Register Name
Section
28h
TCRR
This register holds the value of the internal counter
2Ch
TLDR
This register holds the timer's load value
30h
TTGR
This register triggers a counter reload of timer by writing
any value in it.
34h
TWPS
This register contains the write posting bits for all writ-
able functional registers
38h
TMAR
This register holds the match value to be compared with
the counter's value
3Ch
TCAR1
This register holds the value of the first counter register
capture
40h
TSICR
Timer Synchronous Interface Control Register
44h
TCAR2
This register holds the value of the second counter
register capture
48h
TPIR
This register is used for 1ms tick generation.
The TPIR register holds the value of the positive
increment.
The value of this register is added with the value of the
TCVR to define whether next value loaded in TCRR will
be the sub-period value or the over-period value.
4Ch
TNIR
This register is used for 1ms tick generation.
The TNIR register holds the value of the negative
increment.
The value of this register is added with the value of the
TCVR to define whether next value loaded in TCRR will
be the sub-period value or the over-period value.
50h
TCVR
This register is used for 1ms tick generation.
The TCVR register defines whether next value loaded in
TCRR will be the sub-period value or the over-period
value.
54h
TOCR
This register is used to mask the tick interrupt for a
selected number of ticks.
58h
TOWR
This register holds the number of masked overflow
interrupts.
3598
Timers
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated