20-83. KICK0R Register
.......................................................................................................
20-84. KICK1R Register
.......................................................................................................
20-85. RTC_REVISION Register
.............................................................................................
20-86. RTC_SYSCONFIG Register
..........................................................................................
20-87. RTC_IRQWAKEEN Register
..........................................................................................
20-88. ALARM2_SECONDS_REG Register
................................................................................
20-89. ALARM2_MINUTES_REG Register
.................................................................................
20-90. ALARM2_HOURS_REG Register
....................................................................................
20-91. ALARM2_DAYS_REG Register
......................................................................................
20-92. ALARM2_MONTHS_REG Register
..................................................................................
20-93. ALARM2_YEARS_REG Register
....................................................................................
20-94. RTC_PMIC Register
...................................................................................................
20-95. RTC_DEBOUNCE Register
...........................................................................................
20-96. WDTimer Integration
...................................................................................................
20-97. 32-Bit Watchdog Timer Functional Block Diagram
.................................................................
20-98. Watchdog Timers General Functional View
........................................................................
20-99. WDT_WIDR Register
..................................................................................................
20-100. WDT_WDSC Register
................................................................................................
20-101. WDT_WDST Register
................................................................................................
20-102. WDT_WISR Register
.................................................................................................
20-103. WDT_WIER Register
.................................................................................................
20-104. WDT_WCLR Register
................................................................................................
20-105. WDT_WCRR Register
................................................................................................
20-106. WDT_WLDR Register
................................................................................................
20-107. WDT_WTGR Register
................................................................................................
20-108. WDT_WWPS Register
...............................................................................................
20-109. WDT_WDLY Register
................................................................................................
20-110. WDT_WSPR Register
................................................................................................
20-111. WDT_WIRQSTATRAW Register
....................................................................................
20-112. WDT_WIRQSTAT Register
..........................................................................................
20-113. WDT_WIRQENSET Register
........................................................................................
20-114. WDT_WIRQENCLR Register
........................................................................................
21-1.
I2C0 Integration and Bus Application
................................................................................
21-2.
I2C(1–2) Integration and Bus Application
...........................................................................
21-3.
I2C Functional Block Diagram
........................................................................................
21-4.
Multiple I2C Modules Connected
.....................................................................................
21-5.
Bit Transfer on the I2C Bus
...........................................................................................
21-6.
Start and Stop Condition Events
.....................................................................................
21-7.
I2C Data Transfer
......................................................................................................
21-8.
I2C Data Transfer Formats
............................................................................................
21-9.
Arbitration Procedure Between Two Master Transmitters
........................................................
21-10. Synchronization of Two I2C Clock Generators
.....................................................................
21-11. Receive FIFO Interrupt Request Generation
.......................................................................
21-12. Transmit FIFO Interrupt Request Generation
.......................................................................
21-13. Receive FIFO DMA Request Generation
...........................................................................
21-14. Transmit FIFO DMA Request Generation (High Threshold)
......................................................
21-15. Transmit FIFO DMA Request Generation (Low Threshold)
......................................................
21-16. I2C_REVNB_LO Register
.............................................................................................
21-17. I2C_REVNB_HI Register
..............................................................................................
75
SPRUH73H – October 2011 – Revised April 2013
List of Figures
Copyright © 2011–2013, Texas Instruments Incorporated