8-73.
CM_PER_SPINLOCK_CLKCTRL Register
..........................................................................
8-74.
CM_PER_MAILBOX0_CLKCTRL Register
...........................................................................
8-75.
CM_PER_L4HS_CLKSTCTRL Register
..............................................................................
8-76.
CM_PER_L4HS_CLKCTRL Register
.................................................................................
8-77.
CM_PER_OCPWP_L3_CLKSTCTRL Register
......................................................................
8-78.
CM_PER_OCPWP_CLKCTRL Register
..............................................................................
8-79.
CM_PER_PRU_ICSS_CLKSTCTRL Register
.......................................................................
8-80.
CM_PER_CPSW_CLKSTCTRL Register
.............................................................................
8-81.
CM_PER_LCDC_CLKSTCTRL Register
.............................................................................
8-82.
CM_PER_CLKDIV32K_CLKCTRL Register
..........................................................................
8-83.
CM_PER_CLK_24MHZ_CLKSTCTRL Register
.....................................................................
8-84.
CM_WKUP_CLKSTCTRL Register
....................................................................................
8-85.
CM_WKUP_CONTROL_CLKCTRL Register
........................................................................
8-86.
CM_WKUP_GPIO0_CLKCTRL Register
.............................................................................
8-87.
CM_WKUP_L4WKUP_CLKCTRL Register
..........................................................................
8-88.
CM_WKUP_TIMER0_CLKCTRL Register
............................................................................
8-89.
CM_WKUP_DEBUGSS_CLKCTRL Register
........................................................................
8-90.
CM_L3_AON_CLKSTCTRL Register
.................................................................................
8-91.
CM_AUTOIDLE_DPLL_MPU Register
................................................................................
8-92.
CM_IDLEST_DPLL_MPU Register
....................................................................................
8-93.
CM_SSC_DELTAMSTEP_DPLL_MPU Register
....................................................................
8-94.
CM_SSC_MODFREQDIV_DPLL_MPU Register
....................................................................
8-95.
CM_CLKSEL_DPLL_MPU Register
...................................................................................
8-96.
CM_AUTOIDLE_DPLL_DDR Register
................................................................................
8-97.
CM_IDLEST_DPLL_DDR Register
....................................................................................
8-98.
CM_SSC_DELTAMSTEP_DPLL_DDR Register
....................................................................
8-99.
CM_SSC_MODFREQDIV_DPLL_DDR Register
....................................................................
8-100. CM_CLKSEL_DPLL_DDR Register
...................................................................................
8-101. CM_AUTOIDLE_DPLL_DISP Register
...............................................................................
8-102. CM_IDLEST_DPLL_DISP Register
...................................................................................
8-103. CM_SSC_DELTAMSTEP_DPLL_DISP Register
....................................................................
8-104. CM_SSC_MODFREQDIV_DPLL_DISP Register
....................................................................
8-105. CM_CLKSEL_DPLL_DISP Register
...................................................................................
8-106. CM_AUTOIDLE_DPLL_CORE Register
..............................................................................
8-107. CM_IDLEST_DPLL_CORE Register
..................................................................................
8-108. CM_SSC_DELTAMSTEP_DPLL_CORE Register
..................................................................
8-109. CM_SSC_MODFREQDIV_DPLL_CORE Register
..................................................................
8-110. CM_CLKSEL_DPLL_CORE Register
.................................................................................
8-111. CM_AUTOIDLE_DPLL_PER Register
................................................................................
8-112. CM_IDLEST_DPLL_PER Register
....................................................................................
8-113. CM_SSC_DELTAMSTEP_DPLL_PER Register
.....................................................................
8-114. CM_SSC_MODFREQDIV_DPLL_PER Register
....................................................................
8-115. CM_CLKDCOLDO_DPLL_PER Register
.............................................................................
8-116. CM_DIV_M4_DPLL_CORE Register
..................................................................................
8-117. CM_DIV_M5_DPLL_CORE Register
..................................................................................
8-118. CM_CLKMODE_DPLL_MPU Register
................................................................................
8-119. CM_CLKMODE_DPLL_PER Register
................................................................................
8-120. CM_CLKMODE_DPLL_CORE Register
..............................................................................
8-121. CM_CLKMODE_DPLL_DDR Register
................................................................................
22
List of Figures
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated