6-33.
INTC_MIR_CLEAR2 Register Field Descriptions
....................................................................
6-34.
INTC_MIR_SET2 Register Field Descriptions
.......................................................................
6-35.
INTC_ISR_SET2 Register Field Descriptions
........................................................................
6-36.
INTC_ISR_CLEAR2 Register Field Descriptions
....................................................................
6-37.
INTC_PENDING_IRQ2 Register Field Descriptions
................................................................
6-38.
INTC_PENDING_FIQ2 Register Field Descriptions
.................................................................
6-39.
INTC_ITR3 Register Field Descriptions
...............................................................................
6-40.
INTC_MIR3 Register Field Descriptions
..............................................................................
6-41.
INTC_MIR_CLEAR3 Register Field Descriptions
....................................................................
6-42.
INTC_MIR_SET3 Register Field Descriptions
.......................................................................
6-43.
INTC_ISR_SET3 Register Field Descriptions
........................................................................
6-44.
INTC_ISR_CLEAR3 Register Field Descriptions
....................................................................
6-45.
INTC_PENDING_IRQ3 Register Field Descriptions
................................................................
6-46.
INTC_PENDING_FIQ3 Register Field Descriptions
.................................................................
6-47.
INTC_ILR0 to INTC_ILR127 Register Field Descriptions
..........................................................
7-1.
Unsupported GPMC Features
..........................................................................................
7-2.
GPMC Connectivity Attributes
..........................................................................................
7-3.
GPMC Clock Signals
....................................................................................................
7-4.
GPMC Signal List
........................................................................................................
7-5.
GPMC Pin Multiplexing Options
.......................................................................................
7-6.
GPMC Clocks
............................................................................................................
7-7.
GPMC_CONFIG1_i Configuration
.....................................................................................
7-8.
GPMC Local Power Management Features
..........................................................................
7-9.
GPMC Interrupt Events
.................................................................................................
7-10.
Idle Cycle Insertion Configuration
......................................................................................
7-11.
Chip-Select Configuration for NAND Interfacing
.....................................................................
7-12.
ECC Enable Settings
....................................................................................................
7-13.
Flattened BCH Codeword Mapping (512 Bytes + 104 Bits)
........................................................
7-14.
Aligned Message Byte Mapping in 8-bit NAND
......................................................................
7-15.
Aligned Message Byte Mapping in 16-bit NAND
....................................................................
7-16.
Aligned Nibble Mapping of Message in 8-bit NAND
.................................................................
7-17.
Misaligned Nibble Mapping of Message in 8-bit NAND
.............................................................
7-18.
Aligned Nibble Mapping of Message in 16-bit NAND
...............................................................
7-19.
Misaligned Nibble Mapping of Message in 16-bit NAND (1 Unused Nibble)
.....................................
7-20.
Misaligned Nibble Mapping of Message in 16-bit NAND (2 Unused Nibble)
.....................................
7-21.
Misaligned Nibble Mapping of Message in 16-bit NAND (3 Unused Nibble)
.....................................
7-22.
Prefetch Mode Configuration
...........................................................................................
7-23.
Write-Posting Mode Configuration
.....................................................................................
7-24.
GPMC Configuration in NOR Mode
...................................................................................
7-25.
GPMC Configuration in NAND Mode
..................................................................................
7-26.
Reset GPMC
..............................................................................................................
7-27.
NOR Memory Type
......................................................................................................
7-28.
NOR Chip-Select Configuration
........................................................................................
7-29.
NOR Timings Configuration
............................................................................................
7-30.
WAIT Pin Configuration
.................................................................................................
7-31.
Enable Chip-Select
......................................................................................................
7-32.
NAND Memory Type
....................................................................................................
7-33.
NAND Chip-Select Configuration
......................................................................................
7-34.
Asynchronous Read and Write Operations
...........................................................................
83
SPRUH73H – October 2011 – Revised April 2013
List of Tables
Copyright © 2011–2013, Texas Instruments Incorporated