6-41.
INTC_MIR_CLEAR3 Register
..........................................................................................
6-42.
INTC_MIR_SET3 Register
..............................................................................................
6-43.
INTC_ISR_SET3 Register
..............................................................................................
6-44.
INTC_ISR_CLEAR3 Register
..........................................................................................
6-45.
INTC_PENDING_IRQ3 Register
.......................................................................................
6-46.
INTC_PENDING_FIQ3 Register
.......................................................................................
6-47.
INTC_ILR0 to INTC_ILR127 Register
.................................................................................
7-1.
GPMC Block Diagram
...................................................................................................
7-2.
GPMC Integration
........................................................................................................
7-3.
GPMC to 16-Bit Address/Data-Multiplexed Memory
................................................................
7-4.
GPMC to 16-Bit Non-multiplexed Memory
............................................................................
7-5.
GPMC to 8-Bit NAND Device
..........................................................................................
7-6.
Chip-Select Address Mapping and Decoding Mask
.................................................................
7-7.
Wait Behavior During an Asynchronous Single Read Access (GPMCFCLKDivider = 1)
......................
7-8.
Wait Behavior During a Synchronous Read Burst Access
.........................................................
7-9.
Read to Read for an Address-Data Multiplexed Device, On Different CS, Without Bus Turnaround (CS0n
Attached to Fast Device)
................................................................................................
7-10.
Read to Read / Write for an Address-Data Multiplexed Device, On Different CS, With Bus Turnaround
....
7-11.
Read to Read / Write for a Address-Data or AAD-Multiplexed Device, On Same CS, With Bus
Turnaround
................................................................................................................
7-12.
Asynchronous Single Read Operation on an Address/Data Multiplexed Device
................................
7-13.
Two Asynchronous Single Read Accesses on an Address/Data Multiplexed Device (32-Bit Read Split
Into 2 × 16-Bit Read)
....................................................................................................
7-14.
Asynchronous Single Write on an Address/Data-Multiplexed Device
.............................................
7-15.
Asynchronous Single-Read on an AAD-Multiplexed Device
.......................................................
7-16.
Asynchronous Single Write on an AAD-Multiplexed Device
.......................................................
7-17.
Synchronous Single Read (GPMCFCLKDIVIDER = 0)
.............................................................
7-18.
Synchronous Single Read (GPMCFCLKDIVIDER = 1)
.............................................................
7-19.
Synchronous Multiple (Burst) Read (GPMCFCLKDIVIDER = 0)
..................................................
7-20.
Synchronous Multiple (Burst) Read (GPMCFCLKDIVIDER = 1)
..................................................
7-21.
Synchronous Single Write on an Address/Data-Multiplexed Device
..............................................
7-22.
Synchronous Multiple Write (Burst Write) in Address/Data-Multiplexed Mode
..................................
7-23.
Synchronous Multiple Write (Burst Write) in Address/Address/Data-Multiplexed Mode
........................
7-24.
Asynchronous Single Read on an Address/Data-Nonmultiplexed Device
.......................................
7-25.
Asynchronous Single Write on an Address/Data-Nonmultiplexed Device
........................................
7-26.
Asynchronous Multiple (Page Mode) Read
...........................................................................
7-27.
NAND Command Latch Cycle
..........................................................................................
7-28.
NAND Address Latch Cycle
............................................................................................
7-29.
NAND Data Read Cycle
................................................................................................
7-30.
NAND Data Write Cycle
.................................................................................................
7-31.
Hamming Code Accumulation Algorithm (1 of 2)
....................................................................
7-32.
Hamming Code Accumulation Algorithm (2 of 2)
....................................................................
7-33.
ECC Computation for a 256-Byte Data Stream (Read or Write)
..................................................
7-34.
ECC Computation for a 512-Byte Data Stream (Read or Write)
..................................................
7-35.
128 Word16 ECC Computation
........................................................................................
7-36.
256 Word16 ECC Computation
........................................................................................
7-37.
Manual Mode Sequence and Mapping
................................................................................
7-38.
NAND Page Mapping and ECC: Per-Sector Schemes
.............................................................
7-39.
NAND Page Mapping and ECC: Pooled Spare Schemes
..........................................................
7-40.
NAND Page Mapping and ECC: Per-Sector Schemes, with Separate ECC
.....................................
17
SPRUH73H – October 2011 – Revised April 2013
List of Figures
Copyright © 2011–2013, Texas Instruments Incorporated