Power, Reset, and Clock Management
Table 8-202. PRM_LDO_SRAM_CORE_SETUP Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
2
ABBOFF_SLEEP_EXPOR R/W
0h
Determines whether SRAMNWA is supplied by VDDS or VDDAR
T
during deep-sleep.
After PowerOn reset and Efuse sensing, this bitfield is automatically
loaded with an Efuse value from control module.
Bitfield remains writable after this.
0x0 = SRAMNW_SLP_VDDS : SRAMNWA supplied with VDDS
0x1(Read) = SRAMNW_SLP_VDDASRAMNWA supplied with
VDDAR
1
ABBOFF_ACT_EXPORT
R/W
0h
Determines whether SRAMNWA is supplied by VDDS or VDDAR
during active mode.
After PowerOn reset and Efuse sensing, this bitfield is automatically
loaded with an Efuse value from control module.
Bitfield remains writable after this.
0x0 = SRAMNW_ACT_VDDS : SRAMNWA supplied with VDDS
0x1(Read) = SRAMNW_ACT_VDDASRAMNWA supplied with
VDDAR
0
DISABLE_RTA_EXPORT
R/W
0h
Control for HD memory RTA feature.
After PowerOn reset and Efuse sensing, this bitfield is automatically
loaded with an Efuse value from control module.
Bitfield remains writable after this.
0x0 = RTA_ENABLED : HD memory RTA feature is enabled
0x1 = RTA_DISABLED : HD memory RTA feature is disabled
731
SPRUH73H – October 2011 – Revised April 2013
Power, Reset, and Clock Management (PRCM)
Copyright © 2011–2013, Texas Instruments Incorporated