GPIO Registers
25.4 GPIO Registers
25.4.1 GPIO Registers
lists the memory-mapped registers for the GPIO. All register offset addresses not listed in
should be considered as reserved locations and the register contents should not be modified.
Table 25-5. GPIO REGISTERS
Offset
Acronym
Register Name
Section
0h
GPIO_REVISION
10h
GPIO_SYSCONFIG
20h
GPIO_EOI
24h
GPIO_IRQSTATUS_RAW_0
28h
GPIO_IRQSTATUS_RAW_1
2Ch
GPIO_IRQSTATUS_0
30h
GPIO_IRQSTATUS_1
34h
GPIO_IRQSTATUS_SET_0
38h
GPIO_IRQSTATUS_SET_1
3Ch
GPIO_IRQSTATUS_CLR_0
40h
GPIO_IRQSTATUS_CLR_1
44h
GPIO_IRQWAKEN_0
48h
GPIO_IRQWAKEN_1
114h
GPIO_SYSSTATUS
130h
GPIO_CTRL
134h
GPIO_OE
138h
GPIO_DATAIN
13Ch
GPIO_DATAOUT
140h
GPIO_LEVELDETECT0
144h
GPIO_LEVELDETECT1
148h
GPIO_RISINGDETECT
14Ch
GPIO_FALLINGDETECT
150h
GPIO_DEBOUNCENABLE
154h
GPIO_DEBOUNCINGTIME
190h
GPIO_CLEARDATAOUT
194h
GPIO_SETDATAOUT
4068
General-Purpose Input/Output
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated