19-61. Module Version Register (MVR) Field Descriptions
...............................................................
19-62. System Configuration Register (SYSC) Field Descriptions
.......................................................
19-63. System Status Register (SYSS) Field Descriptions
................................................................
19-64. Wake-Up Enable Register (WER) Field Descriptions
.............................................................
19-65. Carrier Frequency Prescaler Register (CFPS) Field Descriptions
...............................................
19-66. Divisor Latches Low Register (DLL) Field Descriptions
...........................................................
19-67. Divisor Latches High Register (DLH) Field Descriptions
..........................................................
19-68. Enhanced Feature Register (EFR) Field Descriptions
.............................................................
19-69. EFR[3:0] Software Flow Control Options
...........................................................................
19-70. XON1/ADDR1 Register Field Descriptions
..........................................................................
19-71. XON2/ADDR2 Register Field Descriptions
..........................................................................
19-72. XOFF1 Register Field Descriptions
..................................................................................
19-73. XOFF2 Register Field Descriptions
..................................................................................
19-74. Transmit Frame Length Low Register (TXFLL) Field Descriptions
..............................................
19-75. Transmit Frame Length High Register (TXFLH) Field Descriptions
.............................................
19-76. Received Frame Length Low Register (RXFLL) Field Descriptions
.............................................
19-77. Received Frame Length High Register (RXFLH) Field Descriptions
............................................
19-78. UART Autobauding Status Register (UASR) Field Descriptions
.................................................
19-79. RXFIFO_LVL Register Field Descriptions
...........................................................................
19-80. TXFIFO_LVL Register Field Descriptions
...........................................................................
19-81. IER2 Register Field Descriptions
.....................................................................................
19-82. ISR2 Register Field Descriptions
.....................................................................................
19-83. FREQ_SEL Register Field Descriptions
.............................................................................
19-84. Mode Definition Register 3 (MDR3) Register Field Descriptions
.................................................
19-85. TX_DMA_THRESHOLD Register Field Descriptions
..............................................................
20-1.
Timer Resolution and Maximum Range
.............................................................................
20-2.
Timer[0] Connectivity Attributes
......................................................................................
20-3.
Timer[2–7] Connectivity Attributes
...................................................................................
20-4.
Timer Clock Signals
....................................................................................................
20-5.
Timer Pin List
...........................................................................................................
20-6.
Prescaler Functionality
.................................................................................................
20-7.
Prescaler Clock Ratios Value
.........................................................................................
20-8.
Value and Corresponding Interrupt Period
..........................................................................
20-9.
OCP Error Reporting
...................................................................................................
20-10. TIMER REGISTERS
...................................................................................................
20-11. TIDR Register Field Descriptions
.....................................................................................
20-12. TIOCP_CFG Register Field Descriptions
...........................................................................
20-13. IRQ_EOI Register Field Descriptions
................................................................................
20-14. IRQSTATUS_RAW Register Field Descriptions
....................................................................
20-15. IRQSTATUS Register Field Descriptions
...........................................................................
20-16. IRQENABLE_SET Register Field Descriptions
.....................................................................
20-17. IRQENABLE_CLR Register Field Descriptions
....................................................................
20-18. IRQWAKEEN Register Field Descriptions
..........................................................................
20-19. TCLR Register Field Descriptions
....................................................................................
20-20. TCRR Register Field Descriptions
...................................................................................
20-21. TLDR Register Field Descriptions
....................................................................................
20-22. TTGR Register Field Descriptions
...................................................................................
20-23. TWPS Register Field Descriptions
...................................................................................
20-24. TMAR Register Field Descriptions
...................................................................................
140
List of Tables
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated