Power, Reset, and Clock Management
8.1.12 Clock Module Registers
8.1.12.1 CM_PER Registers
lists the memory-mapped registers for the CM_PER. All register offset addresses not listed in
should be considered as reserved locations and the register contents should not be modified.
Table 8-29. CM_PER REGISTERS
Offset
Acronym
Register Name
Section
0h
CM_PER_L4LS_CLKSTCTRL
4h
CM_PER_L3S_CLKSTCTRL
8h
CM_PER_L4FW_CLKSTCTRL
Ch
CM_PER_L3_CLKSTCTRL
14h
CM_PER_CPGMAC0_CLKCTRL
18h
CM_PER_LCDC_CLKCTRL
1Ch
CM_PER_USB0_CLKCTRL
24h
CM_PER_TPTC0_CLKCTRL
28h
CM_PER_EMIF_CLKCTRL
2Ch
CM_PER_OCMCRAM_CLKCTRL
30h
CM_PER_GPMC_CLKCTRL
34h
CM_PER_MCASP0_CLKCTRL
38h
CM_PER_UART5_CLKCTRL
3Ch
CM_PER_MMC0_CLKCTRL
40h
CM_PER_ELM_CLKCTRL
44h
CM_PER_I2C2_CLKCTRL
48h
CM_PER_I2C1_CLKCTRL
4Ch
CM_PER_SPI0_CLKCTRL
50h
CM_PER_SPI1_CLKCTRL
60h
CM_PER_L4LS_CLKCTRL
64h
CM_PER_L4FW_CLKCTRL
68h
CM_PER_MCASP1_CLKCTRL
6Ch
CM_PER_UART1_CLKCTRL
70h
CM_PER_UART2_CLKCTRL
74h
CM_PER_UART3_CLKCTRL
78h
CM_PER_UART4_CLKCTRL
7Ch
CM_PER_TIMER7_CLKCTRL
80h
CM_PER_TIMER2_CLKCTRL
84h
CM_PER_TIMER3_CLKCTRL
88h
CM_PER_TIMER4_CLKCTRL
ACh
CM_PER_GPIO1_CLKCTRL
B0h
CM_PER_GPIO2_CLKCTRL
B4h
CM_PER_GPIO3_CLKCTRL
BCh
CM_PER_TPCC_CLKCTRL
C0h
CM_PER_DCAN0_CLKCTRL
C4h
CM_PER_DCAN1_CLKCTRL
CCh
CM_PER_EPWMSS1_CLKCTRL
D0h
CM_PER_EMIF_FW_CLKCTRL
D4h
CM_PER_EPWMSS0_CLKCTRL
D8h
CM_PER_EPWMSS2_CLKCTRL
DCh
CM_PER_L3_INSTR_CLKCTRL
E0h
CM_PER_L3_CLKCTRL
548 Power, Reset, and Clock Management (PRCM)
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated