Interrupt Controller Registers
6.5
Interrupt Controller Registers
NOTE:
FIQ is not available on general-purpose (GP) devices.
6.5.1 INTC Registers
lists the memory-mapped registers for the INTC. All register offset addresses not listed in
should be considered as reserved locations and the register contents should not be modified.
Table 6-3. INTC REGISTERS
Offset
Acronym
Register Name
Section
0h
INTC_REVISION
10h
INTC_SYSCONFIG
14h
INTC_SYSSTATUS
40h
INTC_SIR_IRQ
44h
INTC_SIR_FIQ
48h
INTC_CONTROL
4Ch
INTC_PROTECTION
50h
INTC_IDLE
60h
INTC_IRQ_PRIORITY
64h
INTC_FIQ_PRIORITY
68h
INTC_THRESHOLD
80h
INTC_ITR0
84h
INTC_MIR0
88h
INTC_MIR_CLEAR0
8Ch
INTC_MIR_SET0
90h
INTC_ISR_SET0
94h
INTC_ISR_CLEAR0
98h
INTC_PENDING_IRQ0
9Ch
INTC_PENDING_FIQ0
A0h
INTC_ITR1
A4h
INTC_MIR1
A8h
INTC_MIR_CLEAR1
ACh
INTC_MIR_SET1
B0h
INTC_ISR_SET1
B4h
INTC_ISR_CLEAR1
B8h
INTC_PENDING_IRQ1
BCh
INTC_PENDING_FIQ1
C0h
INTC_ITR2
C4h
INTC_MIR2
C8h
INTC_MIR_CLEAR2
CCh
INTC_MIR_SET2
D0h
INTC_ISR_SET2
D4h
INTC_ISR_CLEAR2
D8h
INTC_PENDING_IRQ2
DCh
INTC_PENDING_FIQ2
E0h
INTC_ITR3
E4h
INTC_MIR3
E8h
INTC_MIR_CLEAR3
ECh
INTC_MIR_SET3
204 Interrupts
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated