Power, Reset, and Clock Management
Table 8-29. CM_PER REGISTERS (continued)
Offset
Acronym
Register Name
Section
E4h
CM_PER_IEEE5000_CLKCTRL
E8h
CM_PER_PRU_ICSS_CLKCTRL
ECh
CM_PER_TIMER5_CLKCTRL
F0h
CM_PER_TIMER6_CLKCTRL
F4h
CM_PER_MMC1_CLKCTRL
F8h
CM_PER_MMC2_CLKCTRL
FCh
CM_PER_TPTC1_CLKCTRL
100h
CM_PER_TPTC2_CLKCTRL
10Ch
CM_PER_SPINLOCK_CLKCTRL
110h
CM_PER_MAILBOX0_CLKCTRL
11Ch
CM_PER_L4HS_CLKSTCTRL
120h
CM_PER_L4HS_CLKCTRL
12Ch
CM_PER_OCPWP_L3_CLKSTCT
RL
130h
CM_PER_OCPWP_CLKCTRL
140h
CM_PER_PRU_ICSS_CLKSTCTR
L
144h
CM_PER_CPSW_CLKSTCTRL
148h
CM_PER_LCDC_CLKSTCTRL
14Ch
CM_PER_CLKDIV32K_CLKCTRL
150h
CM_PER_CLK_24MHZ_CLKSTCT
RL
549
SPRUH73H – October 2011 – Revised April 2013
Power, Reset, and Clock Management (PRCM)
Copyright © 2011–2013, Texas Instruments Incorporated