CONTROL_MODULE Registers
Table 9-9. DDR PHY to IO Pin Mapping (continued)
Macro Pin
CMD0
CMD1
CMD2
DATA0
DATA1
9
ddr_a9
ddr_casn
Unconn
ddr_dqs1
ddr_dqs0
10
ddr_a6
ddr_rasn
Unconn
ddr_dqsn1
ddr_dqsn0
9.3
CONTROL_MODULE Registers
lists the memory-mapped registers for the CONTROL_MODULE. All other register offset
addresses not listed in
should be considered as reserved locations and the register contents
should not be modified.
Table 9-10. CONTROL_MODULE REGISTERS
Offset
Acronym
Register Description
Section
0h
control_revision
4h
control_hwinfo
10h
control_sysconfig
40h
control_status
110h
control_emif_sdram_config
41Ch
cortex_vbbldo_ctrl
428h
core_sldo_ctrl
42Ch
mpu_sldo_ctrl
444h
clk32kdivratio_ctrl
448h
bandgap_ctrl
44Ch
bandgap_trim
458h
pll_clkinpulow_ctrl
468h
mosc_ctrl
470h
deepsleep_ctrl
50Ch
dpll_pwr_sw_status
600h
device_id
604h
dev_feature
608h
init_priority_0
60Ch
init_priority_1
610h
mmu_cfg
614h
tptc_cfg
620h
usb_ctrl0
624h
usb_sts0
628h
usb_ctrl1
62Ch
usb_sts1
630h
mac_id0_lo
634h
mac_id0_hi
638h
mac_id1_lo
63Ch
mac_id1_hi
644h
dcan_raminit
648h
usb_wkup_ctrl
650h
gmii_sel
664h
pwmss_ctrl
670h
mreqprio_0
674h
mreqprio_1
690h
hw_event_sel_grp1
757
SPRUH73H – October 2011 – Revised April 2013
Control Module
Copyright © 2011–2013, Texas Instruments Incorporated