18-11. Events
....................................................................................................................
18-12. Memory Size, BLEN, and Buffer Relationship
......................................................................
18-13. MMC, SD, SDIO Responses in the SD_RSPxx Registers
........................................................
18-14. CC and TC Values Upon Error Detected
............................................................................
18-15. MMC/SD/SDIO Controller Transfer Stop Command Summary
..................................................
18-16. MMC/SD/SDIO Hardware Status Features
.........................................................................
18-17. Global Init for Surrounding Modules
................................................................................
18-18. MMC/SD/SDIO Controller Wake-Up Configuration
................................................................
18-19. MULTIMEDIA_CARD REGISTERS
..................................................................................
18-20. SD_SYSCONFIG Register Field Descriptions
......................................................................
18-21. SD_SYSSTATUS Register Field Descriptions
......................................................................
18-22. SD_CSRE Register Field Descriptions
..............................................................................
18-23. SD_SYSTEST Register Field Descriptions
.........................................................................
18-24. SD_CON Register Field Descriptions
................................................................................
18-25. SD_PWCNT Register Field Descriptions
............................................................................
18-26. SD_SDMASA Register Field Descriptions
..........................................................................
18-27. SD_BLK Register Field Descriptions
................................................................................
18-28. SD_ARG Register Field Descriptions
................................................................................
18-29. SD_CMD Register Field Descriptions
...............................................................................
18-30. SD_RSP10 Register Field Descriptions
.............................................................................
18-31. SD_RSP32 Register Field Descriptions
.............................................................................
18-32. SD_RSP54 Register Field Descriptions
.............................................................................
18-33. SD_RSP76 Register Field Descriptions
.............................................................................
18-34. SD_DATA Register Field Descriptions
..............................................................................
18-35. SD_PSTATE Register Field Descriptions
...........................................................................
18-36. SD_HCTL Register Field Descriptions
...............................................................................
18-37. SD_SYSCTL Register Field Descriptions
...........................................................................
18-38. SD_STAT Register Field Descriptions
...............................................................................
18-39. SD_IE Register Field Descriptions
...................................................................................
18-40. SD_ISE Register Field Descriptions
.................................................................................
18-41. SD_AC12 Register Field Descriptions
...............................................................................
18-42. SD_CAPA Register Field Descriptions
..............................................................................
18-43. SD_CUR_CAPA Register Field Descriptions
.......................................................................
18-44. SD_FE Register Field Descriptions
..................................................................................
18-45. SD_ADMAES Register Field Descriptions
..........................................................................
18-46. SD_ADMASAL Register Field Descriptions
.........................................................................
18-47. SD_ADMASAH Register Field Descriptions
........................................................................
18-48. SD_REV Register Field Descriptions
................................................................................
19-1.
Unsupported UART Features
.........................................................................................
19-2.
UART0 Connectivity Attributes
.......................................................................................
19-3.
UART1–5 Connectivity Attributes
....................................................................................
19-4.
UART0 Clock Signals
..................................................................................................
19-5.
UART1–5 Clock Signals
...............................................................................................
19-6.
UART Mode Baud and Error Rates
..................................................................................
19-7.
IrDA Mode Baud and Error Rates
....................................................................................
19-8.
UART Pin List
...........................................................................................................
19-9.
UART Muxing Control
..................................................................................................
19-10. Local Power-Management Features
.................................................................................
19-11. UART Mode Interrupts
.................................................................................................
138
List of Tables
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated