
Revision history
RM0351
1820/1830
DocID024597 Rev 5
27-Feb-2017
5
(continued)
Section 8.3.1: General-purpose I/O (GPIO)
Added
Section 8.3.15: Using PH3 as GPIO (only for
Section 9.2.1: SYSCFG memory remap
configuration register 1 (SYSCFG_CFGR1)
,
Section 9.2.3: SYSCFG external interrupt configuration
register 1 (SYSCFG_EXTICR1)
,
SYSCFG external interrupt configuration register 2
(SYSCFG_EXTICR2)
,
Section 9.2.5: SYSCFG external
interrupt configuration register 3 (SYSCFG_EXTICR3)
Section 9.2.6: SYSCFG external interrupt configuration
register 4 (SYSCFG_EXTICR4)
Added
Section 9.2.11: SYSCFG SRAM2 write protection
PERIPHERAL INTERCONNECT MATRIX:
Update
Table 41: STM32L4x5/STM32L4x6 peripherals
Added
Section 10.3.16: From ADC (ADC1/ADC2/ADC3)
to DFSDM (only for STM32L496xx/4A6xx devices)
,
Figure 31: DMA2 request mapping
Section 12: Chrom-Art Accelerator™ controller
Section 13.1: NVIC main features
,
Section 13.2: SysTick calibration value register
Table 57: STM32L4x5/STM32L4x6 vector table
,
,
Section 14.4: EXTI interrupt/event line
,
Figure 34: External interrupt/event GPIO
,
Table 58: EXTI lines connections
Section 14.5.7: Interrupt mask register 2 (EXTI_IMR2)
Section 14.5.8: Event mask register 2 (EXTI_EMR2)
,
Table 59: Extended interrupt/event controller register
map and reset values
Section 15.2: CRC main features
FMC:
updated
Section 16.1: FMC main features
,
,
Table 327. Document revision history (continued)
Date
Revision
Changes