
RM0351
86/1830
DocID024597 Rev 5
Page 23
0x1000 5C00
0x1000 5FFF
Page 24
0x1000 6000
0x1000 63FF
Page 25
0x1000 6400
0x1000 67FF
Page 26
0x1000 6800
0x1000 6BFF
Page 27
0x1000 6C00
0x1000 6FFF
Page 28
0x1000 7000
0x1000 73FF
Page 29
0x1000 7400
0x1000 77FF
Page 30
0x1000 7800
0x1000 7BFF
Page 31
0x1000 7C00
0x1000 7FFF
STM32L496xx/4A6xx devices only
Page 32
0x1000 8000
0x1000 83FF
Page 33
0x1000 8400
0x1000 87FF
Page 34
0x1000 8800
0x1000 8BFF
Page 35
0x1000 8C00
0x1000 8FFF
Page 36
0x1000 9000
0x1000 93FF
Page 37
0x1000 9400
0x1000 97FF
Page 38
0x1000 9800
0x1000 9BFF
Page 39
0x1000 9C00
0x1000 9FFF
Page 40
0x1000 A000
0x1000 A3FF
Page 41
0x1000 A400
0x1000 A7FF
Page 42
0x1000 A800
0x1000 ABFF
Page 43
0x1000 AC00
0x1000 AFFF
Page 44
0x1000 B000
0x1000 B3FF
Page 45
0x1000 B400
0x1000 B7FF
Page 46
0x1000 B800
0x1000 BBFF
Page 47
0x1000 BC00
0x1000 BFFF
Page 48
0x1000 C000
0x1000 C3FF
Page 49
0x1000 C400
0x1000 C7FF
Page 50
0x1000 C800
0x1000 CBFF
Page 51
0x1000 CC00
0x1000 CFFF
Page 52
0x1000 D000
0x1000 D3FF
Page 53
0x1000 D400
0x1000 D7FF
Page 54
0x1000 D800
0x1000 DBFF
Page 55
0x1000 DC00
0x1000 DFFF
Page 56
0x1000 E000
0x1000 E3FF
Table 3. SRAM2 organization (continued)
Page number
Start address
End address