
Analog-to-digital converters (ADC)
RM0351
612/1830
DocID024597 Rev 5
Table 119. ADC register map and reset values for each ADC (offset=0x000
for master ADC, 0x100 for slave ADC)
Offset
Register
31 30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0x00
ADC_ISR
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
JQ
OV
F
AW
D
3
AW
D
2
AW
D
1
JE
OS
JE
O
C
OVR
EOS
EOC
EO
SMP
AD
R
D
Y
Reset value
0
0
0
0
0
0
0
0
0
0
0
0x04
ADC_IER
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
JQ
O
V
F
IE
AW
D
3
IE
AW
D
2
IE
AW
D
1
IE
JE
OSI
E
JE
O
C
IE
OVRI
E
EOS
IE
EOCI
E
EO
SMPI
E
A
DRD
Y
IE
Reset value
0
0
0
0
0
0
0
0
0
0
0
0x08
ADC_CR
A
DCAL
AD
C
A
L
D
IF
DEEP
PWD
A
D
VR
EG
E
N
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
JA
DS
T
P
AD
S
T
P
JA
DS
TA
R
T
ADST
AR
T
AD
D
IS
ADE
N
Reset value
0
0
1
0
0
0
0
0
0
0
0x0C
ADC_CFGR
JQ
DIS
.
AWD1CH[4:0]
JAU
T
O
JA
WD
1E
N
AW
D
1
E
N
AW
D
1
S
G
L
JQ
M
JD
IS
CEN DISCNUM
[2:0]
DISCE
N
Res.
AUTDL
Y
CONT
OVRMO
D
EX
TEN[1
:0]
EXTSEL
[3:0]
AL
IG
N
RES
[1:0]
DF
S
D
M
C
F
G
DMACFG
DMAEN
Reset value
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0C
ADC_CFGR2
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
ROVS
M
TRO
V
S
OVSS[3:0]
OVSR
[2:0]
JO
VS
E
ROV
S
E
Reset value
0
0
0
0
0
0
0
0
0
0
0
0x14
ADC_SMPR1
SMP
P
LUS
.
Re
s.
SMP9
[2:0]
SMP8
[2:0]
SMP7
[2:0]
SMP6
[2:0]
SMP5
[2:0]
SMP4
[2:0]
SMP3
[2:0]
SMP2
[2:0]
SMP1
[2:0]
SMP0
[2:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x18
ADC_SMPR2
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
SMP18
[2:0]
SMP17
[2:0]
SMP16
[2:0]
SMP15
[2:0]
SMP14
[2:0]
SMP13
[2:0]
SMP12
[2:0]
SMP11
[2:0]
SMP10
[2:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x1C
Reserved
Res.
0x20
ADC_TR1
Res.
Res.
Res.
Res.
HT1[11:0]
Res.
Res.
Res.
Res.
LT1[11:0]
Reset value
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0x24
ADC_TR2
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
HT2[[7:0]
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
LT2[7:0]
Reset value
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0x28
ADC_TR3
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
HT3[[7:0]
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
LT3[7:0]
Reset value
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0x2C
Reserved
Res.
0x30
ADC_SQR1
Res.
Res.
Res.
SQ4[4:0]
Res.
SQ3[4:0]
Res.
SQ2[4:0]
Res.
SQ1[4:0]
Res.
Res.
L[3:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x34
ADC_SQR2
Res.
Res.
Res.
SQ9[4:0]
Res.
SQ8[4:0]
Res.
SQ7[4:0]
Res.
SQ6[4:0]
Res.
SQ5[4:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x38
ADC_SQR3
Re
s.
Re
s.
Re
s.
SQ14[4:0]
Re
s.
SQ13[4:0]
Re
s.
SQ12[4:0]
Re
s.
SQ11[4:0]
Re
s.
SQ10[4:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x3C
ADC_SQR4
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
SQ16[4:0]
Res.
SQ15[4:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0x40
ADC_DR
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
regular RDATA[15:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0