
General-purpose timers (TIM15/TIM16/TIM17)
RM0351
1056/1830
DocID024597 Rev 5
Figure 322. TIM16/TIM17 block diagram
1. The internal break event source can be:
- A clock failure event generated by CSS. For further information on the CSS, refer to
Section 6.2.10: Clock security
- A PVD output
- SRAM parity error signal
- Cortex
®
-M4 LOCKUP (Hardfault) output
- COMP output
06Y9
,QWHUQDOFORFN&.B,17
&RXQWHU(QDEOH&(1
7,0[B&+
7,0[B%.,1
7,
,QSXWILOWHU
HGJHVHOHFWRU
$XWRUHORDGUHJLVWHU
&17FRXQWHU
&DSWXUHFRPSDUHUHJLVWHU
7,)3
,&
5(3UHJLVWHU
5HSHWLWLRQ
FRXQWHU
'7*UHJLVWHUV
'7*
2XWSXW
FRQWURO
&.B36&
&.B&17
,&36
6WRSFOHDURUXSGRZQ
2&5()
&&,
&,
8
8,
8
2&
2&1
7,0[B&+
7,0[B&+1
8
1RWHV
5HJ
3UHORDGUHJLVWHUVWUDQVIHUUHG
WRDFWLYHUHJLVWHUVRQ8HYHQW
DFFRUGLQJWRFRQWUROELW
(YHQW
,QWHUUXSW '0$RXWSXW
36&
SUHVFDOHU
3UHVFDOHU
,QWHUQDOVRXUFHV
6%,)
%UHDNFLUFXLWU\
%,)
%5.UHTXHVW