
Contents
RM0351
DocID024597 Rev 5
From ADC (ADC1/ADC2/ADC3) to timer (TIM1/TIM8) . . . . . . . . . . . . 327
From DFSDM1 to timer (TIM1/TIM8/TIM15/TIM16/TIM17) . . . . . . . . . 328
From RTC, COMP1, COMP2 to low-power timer (LPTIM1/LPTIM2) . . 329
10.3.10 From ADC (ADC1) to ADC (ADC2) . . . . . . . . . . . . . . . . . . . . . . . . . . . 330
10.3.12 From internal analog source to ADC (ADC1/ADC2/ADC3) and OPAMP
(OPAMP1/OPAM2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 331
10.3.13 From comparators (COMP1/COMP2) to timers
(TIM1/TIM2/TIM3/TIM8/TIM15/TIM16/TIM17) . . . . . . . . . . . . . . . . . . . 331
10.3.14 From system errors to timers (TIM1/TIM8/TIM15/TIM16/TIM17) . . . . 332
10.3.15 From timers (TIM16/TIM17) to IRTIM . . . . . . . . . . . . . . . . . . . . . . . . . 332
10.3.16 From ADC (ADC1/ADC2/ADC3) to DFSDM (only for
STM32L496xx/4A6xx devices) 333
Direct memory access controller (DMA) . . . . . . . . . . . . . . . . . . . . . . . 334
DMA implementation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 334
DMA functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 335
DMA transactions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 335
Programmable data width, data alignment and endians . . . . . . . . . . . 338
Error management . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 339
DMA request mapping . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 340
DMA interrupt status register (DMA_ISR) . . . . . . . . . . . . . . . . . . . . . . 344
DMA interrupt flag clear register (DMA_IFCR) . . . . . . . . . . . . . . . . . . 345