
Revision history
RM0351
DocID024597 Rev 5
15-Oct-2015
2
(continued)
Section 39.4.4: I2C initialization
, including
Figure 374: Setup and hold timings
Section 39.7.5: Timing register
.
Notes updated and added below
,
Added
Section 42.4.4: Multi-master communication
Added
Section : Determining the maximum USART
baudrate allowing to wakeup correctly from Stop mode
when the USART clock source is the HSI clock
Removed TXFRQ bit in
.
.
08-Dec-2015
3
In all the document:
– Stop 1 with main regulator becomes Stop 0
– Stop 1 with low-power regulator remains as Stop 1
MEM
Updated SAI1 and SAI2 base address in
devices memory map and peripheral register boundary
addresses
MMAP
Added
Table 6: Memory mapping versus boot
FLASH
Added
.
Table 24: Functionalities depending on the
.
RCC
Updated WWDGEN bit description and access mode in
Section 6.4.19: APB1 peripheral clock enable register 1
(RCC_APB1ENR1)
Figure 33: External interrupt/event GPIO
.
Updated reset value in
Section 14.5.7: Interrupt mask
.
Table 327. Document revision history (continued)
Date
Revision
Changes