
System configuration controller (SYSCFG)
RM0351
318/1830
DocID024597 Rev 5
Note:
Some of the I/O pins mentioned in the above register may not be available on small
packages.
9.2.7
SYSCFG SRAM2 control and status register (SYSCFG_SCSR)
Address offset: 0x18
System reset value: 0x0000 0000
Bits 11:8
EXTI14[3:0]
: EXTI 14 configuration bits
These bits are written by software to select the source input for the EXTI14 external
interrupt.
0000: PA[14] pin
0001: PB[14] pin
0010: PC[14] pin
0011: PD[14] pin
0100: PE[14] pin
0101: PF[14] pin
0110: PG[14] pin
0111: PH[14] pin (only on STM32L496xx/4A6xx devices)
1000: Reserved
Bits 7:4
EXTI13[3:0]
: EXTI 13 configuration bits
These bits are written by software to select the source input for the EXTI13 external
interrupt.
0000: PA[13] pin
0001: PB[13] pin
0010: PC[13] pin
0011: PD[13] pin
0100: PE[13] pin
0101: PF[13] pin
0110: PG[13] pin
0111: PH[13] pin (only on STM32L496xx/4A6xx devices)
1000: Reserved
Bits 3:0
EXTI12[3:0]
: EXTI 12 configuration bits
These bits are written by software to select the source input for the EXTI12 external
interrupt.
0000: PA[12] pin
0001: PB[12] pin
0010: PC[12] pin
0011: PD[12] pin
0100: PE[12] pin
0101: PF[12] pin
0110: PG[12] pin
0111: PH[12] pin (only on STM32L496xx/4A6xx devices)
1000: Reserved
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
SRAM2
BSY
SRAM2
ER
r
rw