
Contents
RM0351
12/1830
DocID024597 Rev 5
DMA2D background offset register (DMA2D_BGOR) . . . . . . . . . . . . . 375
DMA2D foreground PFC control register (DMA2D_FGPFCCR) . . . . . 376
DMA2D foreground color register (DMA2D_FGCOLR) . . . . . . . . . . . . 378
12.5.10 DMA2D background PFC control register (DMA2D_BGPFCCR) . . . . 379
12.5.11 DMA2D background color register (DMA2D_BGCOLR) . . . . . . . . . . . 381
12.5.12 DMA2D foreground CLUT memory address register
(DMA2D_FGCMAR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 381
12.5.13 DMA2D background CLUT memory address register
(DMA2D_BGCMAR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 382
12.5.14 DMA2D output PFC control register (DMA2D_OPFCCR) . . . . . . . . . . 382
12.5.15 DMA2D output color register (DMA2D_OCOLR) . . . . . . . . . . . . . . . . . 383
12.5.16 DMA2D output memory address register (DMA2D_OMAR) . . . . . . . . 385
12.5.17 DMA2D output offset register (DMA2D_OOR) . . . . . . . . . . . . . . . . . . 386
12.5.18 DMA2D number of line register (DMA2D_NLR) . . . . . . . . . . . . . . . . . 386
12.5.19 DMA2D line watermark register (DMA2D_LWR) . . . . . . . . . . . . . . . . . 387
12.5.20 DMA2D AHB master timer configuration register (DMA2D_AMTCR) . 387
12.5.21 DMA2D IP version register (DMA2D_VERR) . . . . . . . . . . . . . . . . . . . 387
12.5.22 DMA2D IP identification register (DMA2D_IPIDR) . . . . . . . . . . . . . . . 388
12.5.23 DMA2D IP size identification register (DMA2D_SIDR) . . . . . . . . . . . . 389
Nested vectored interrupt controller (NVIC) . . . . . . . . . . . . . . . . . . . . 392
SysTick calibration value register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 392
Interrupt and exception vectors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 393
Extended interrupts and events controller (EXTI) . . . . . . . . . . . . . . . 397
EXTI block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 398
Wakeup event management . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 398
Peripherals asynchronous Interrupts . . . . . . . . . . . . . . . . . . . . . . . . . . 399
Hardware interrupt selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 399
Hardware event selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 399
Software interrupt/event selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . 399
EXTI interrupt/event line mapping . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 399