
DocID024597 Rev 5
319/1830
RM0351
System configuration controller (SYSCFG)
323
9.2.8 SYSCFG
configuration
register 2 (SYSCFG_CFGR2)
Address offset: 0x1C
System reset value: 0x0000 0000
Bits 31:2 Reserved, must be kept at reset value
Bit 1
SRAM2BSY:
SRAM2 busy by erase operation
0: No SRAM2 erase operation is on going.
1: SRAM2 erase operation is on going.
Bit 0
SRAM2ER:
SRAM2 Erase
Setting this bit starts a hardware SRAM2 erase operation. This bit is
automatically cleared at the end of the SRAM2 erase operation.
Note: This bit is write-protected: setting this bit is possible only after the correct
key sequence is written in the SYSCFG_SKR register.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res
Res
Res
Res
Res
Res
Res
SPF
Res
Res
Res
Res
ECCL
PVDL
SPL
CLL
rc_w1
rs
rs
rs
rs
Bits 31:9 Reserved, must be kept at reset value
Bit 8
SPF
: SRAM2 parity error flag
This bit is set by hardware when an SRAM2 parity error is detected. It is cleared
by software by writing ‘1’.
0: No SRAM2 parity error detected
1: SRAM2 parity error detected
Bits 7:4 Reserved, must be kept at reset value
Bit 3
ECCL
: ECC Lock
This bit is set by software and cleared only by a system reset. It can be used to
enable and lock the Flash ECC error connection to TIM1/8/15/16/17 Break input.
0: ECC error disconnected from TIM1/8/15/16/17 Break input.
1: ECC error connected to TIM1/8/15/16/17 Break input.