
DocID024597 Rev 5
RM0351
Revision history
1823
03-Jun-2016
4
(continued)
Updated ETRSEL bit description in
TIM2 option register 2 (TIM2_OR2)Section 31.4.22:
TIM3 option register 2 (TIM3_OR2)
.
TIM15/TIM16/TIM17
Added
Section 32.4.20: Timer synchronization (TIM15)
.
TIM6/TIM7:
Updated PCSC bit description in
TIM6/TIM7 prescaler (TIMx_PSC)
Section 37.3: WWDG functional description
Section 38.3.1: RTC block diagram
.
Added
Table 205: RTC functions over modes
Section 38.3.9: Resetting the RTC
Section 38.3.15: Calibration clock output
Added Caution at the end of
Section 39.4.1: I2C block diagram
Section 39.4.8: I2C master mode
.
Added
Section 40.5.5: Tolerance of the USART
Section 40.5.10: USART LIN (local
Section : Using Mute mode with Stop mode
.
Section 40.5.17: Wakeup from Stop mode
Added bit UCESM in
Section 40.8.3: Control register 3
.
LPUART:
Added
Table 236: Error calculation for programmed
.
Added
Section 41.4.5: Tolerance of the LPUART
Section : Determining the maximum LPUART
baudrate allowing to wakeup correctly from Stop mode
when the LPUART clock source is the HSI clock
.
Section 41.4.11: Wakeup from Stop mode
Added bit UCESM in
Section 41.7.3: Control register 3
Table 327. Document revision history (continued)
Date
Revision
Changes