
DocID024597 Rev 5
69/1830
RM0351
System and memory overview
71
Figure 1. System architecture for STM32L475xx/476xx/486xx devices
069
$50
&RUWH[
0ZLWK)38
'0$
'0$
)0&
DQG
48$'63,
$+%
SHULSKHUDOV
$+%
SHULSKHUDOV
65$0
65$0
)/$6+
0%
$&&(/
6
6
6
6
6
0
0
0
0
0
0
0
%XV0DWUL[6
,&RGH
'&RGH