
DocID024597 Rev 5
785/1830
RM0351
Liquid crystal display controller (LCD)
787
25.6.5
LCD display memory (LCD_RAM)
Address offset: 0x14 to 0x50
Reset value: 0x0000 0000
25.6.6 LCD
register
map
The following table summarizes the LCD registers.
Bit 2
Reserved, must be kept at reset value
Bit 1
SOFC:
Start of frame flag clear
This bit is written by software to clear the SOF flag in the LCD_SR register.
0: No effect
1: Clear SOF flag
Bit 0
Reserved, must be kept at reset value
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
SEGMENT_DATA[31:16]
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SEGMENT_DATA[15:0]
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits 31:0
SEGMENT_DATA[31:0]
Each bit corresponds to one pixel of the LCD display.
0: Pixel inactive
1: Pixel active
Table 165. LCD register map and reset values
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0x00
LCD_CR
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
BUFEN
.
MUX_SEG
.
BIAS[1:0]
DUTY
[2:0]
VSEL
LCD
E
N
Reset value
0 0 0 0 0 0 0 0
0x04
LCD_FCR
Res.
Res.
Res.
Res.
Res.
Res.
PS[3:0]
DIV[3:0]
BLINK[1:0]
BLINKF
[2:0]
CC
[2:0]
DEAD
[2:0]
PON
[2:0]
UDDIE
Res.
SOFIE
HD
Reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0 0
0x08
LCD_SR
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
FCRSF
RDY
UDD
UDR
SOF
ENS
Reset value
1 0 0 0 0 0