69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 2006 Marvell
Page 88
Document Classification: Proprietary Information
December 13, 2006, Preliminary
Not approved by Document Control. For review only.
DF_ADDR<3:0>
Output
Data Flash Address—Low-order address bits for the current static memory access on
the data flash interface. These signals provide the lowest four address bits during a burst
transfer to eliminate the need for complete decoding with nLLA allowing higher
performance.
ND_nCS1
ND_nCS0
Output
Third Party data Flash Chip Selects—Active low chip selects for Third Party data flash
memory devices.
ND_CLE
Output
Data Flash Command Latch Enable—Connects to the CLE input of data flash memory
devices. This signal is routed to the DF_CLE_nOE pin.
ND_ALE
Output
Third Party data ALE—Connects to the ALE input of Third Party data flash devices.
This signal is routed to the DF_ALE_WE pin (alternate function 1).
RDY
Input
Variable Latency I/O Ready—An external VLIO device asserts RDY (high) when it is
ready to transfer data.
LCD Controller Signals
L_DD<17:0>
Bidirectional
LCD Display Data—Transfers pixel information from the LCD controller to the external
LCD panel. These pins become inputs driven by the panel during a read from a panel
with an integrated frame buffer.
ML_DD<17:0>
Output
Low-Power Mode LCD Display Data—Transfers pixel information from the low-power
(mini) LCD controller to the external LCD panel in the S0/D1 low-power mode.
L_CS
Output
LCD Chip Select—Chip select signal for LCD panels with an internal frame buffer.
L_FCLK_RD
Output
LCD Frame Clock—Frame clock used by the LCD display module to signal the start of a
new frame of pixels that resets the line pointers to the top of the screen. This pin is also
the vertical synchronization signal for active (TFT) displays.
This pin is the read signal during reads from a panel with an internal frame buffers.
L_LCLK_A0
Output
LCD Line Clock—Indicates the start of a new line. Also referred to as HSYNC for active
panels. For LCDs with an internal frame buffer, this signal indicates a command or data
transaction.
L_PCLK_WR
Output
LCD Pixel Clock—Pixel clock used by the LCD display module to clock the pixel data
into the Line Shift register.
In passive mode, the pixel clock toggles only when valid data is available on the data
pins.
In active mode, the pixel clock toggles continuously, and the AC bias pin is used as an
output to signal when data is valid on the LCD data pins.
This pin also functions as a write signal for LCD panels with an internal frame buffer.
ML_FCLK
Output
Low-Power Mode LCD Frame Clock—Vertical synchronization signal for active (TFT)
displays in the S0/D1 low-power mode.
ML_LCLK
Output
Low-Power Mode LCD Line Clock—HSYNC for active panels in the S0/D1 low-power
mode.
ML_PCLK
Output
Low-Power Mode LCD Pixel Clock—Pixel clock for active TFT displays in the S0/D1
low-power mode.
L_VSYNC
Input
LCD Refresh Sync—Sync input driven by LCDs with an internal frame buffer
L_BIAS
Output
LCD Bias Drive—AC bias used to signal the LCD display module to switch the polarity
of the power supplies to the row and column axis of the screen to counteract DC offset.
In active (TFT) mode, it is used as the output enable to signal when data should be
latched from the data pins using the pixel clock.
Table 4-3. PXA300 Processors Signal Descriptions (Sheet 3 of 14)
Signal Name
Type
Signal Descriptions