![Marvell PXA300 Скачать руководство пользователя страница 180](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615180.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 180
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
The power manager units control the power states and power consumption through use of the external power
supplies and internal power domains.
Figure 3-8
illustrates the required external power connections and the
internal power domains. Each external power supply has an internal power-detection circuit (referred to as the
power-on reset for the supply (POR)). The required external power supplies VCC_BBATT, VCC_MVT,
VCC_PLL, VCC_BG, VCC_APPS, VCC_SRAM, VCC_OSC13M, VCC_MEM, VCC_DF, VCC_MSL,
VCC_CI, VCC_LCD, VCC_CARD1, VCC_CARD2, VCC_USB(PXA300 Processor), VCC_ULPI(PXA310
processor), VCC_BIAS(PXA310 processor), VCC_IO1, and VCC_IO3.
8.2
Differences Between the PXA300 Processor and
PXA310 Processor
There are no Services Power Management (PMU) differences between the PXA300 processor and the PXA310
processor.
8.3
Features
•
Five system reset sources: power-on, hardware, GPIO, watchdog, and S3 low-power state exit
•
Three MPMU power modes: S0, S2, and S3 for power consumption optimization
Figure 8-1. MPMU and BPMU Power States
nBATT_FAULT
w/BIE = 0
Wakeup
Event or
Reset
S3
S4
POWER ON RESET
S0
S2
XScale Core
PWRMODE
XScale Core
PWRMODE
Wakeup
Event
GPIO Reset
Application
Subsystem
D4
Application
Subsystem
D4
Application
Subsystem
D3
HARDWARE or GLOBAL
WATCHDOG RESET
Application
Subsystem
D2
D1
D0
nBATT_FAULT
w/BIE = 1
Application Core
PWRMODE
Application Core
PWRMODE