69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 418
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
2:0
R/W
CRES
Counter Resolution
0b000 = The counter is disabled.
0b001 = 1/32768
th
of a second. This counter resolution is derived from the
32.768-KHz clock. Any channel using this resolution continues operation in
all power modes except S3/D4/C4.
0b010 = 1 millisecond. The interval between “ticks” averages one
millisecond, but the time between individual “ticks” varies because the
counter resolution is derived from the 32.768-KHz clock. Any channel using
this resolution continues operation in all power modes except S3/D4/C4.
0b011 = 1 second. This counter resolution is derived from the 32.768-KHz
clock. Any channel using this resolution continues operation in all power
modes except S3/D4/C4.
0b100 = 1 microsecond. This counter resolution is derived from the 13-MHz
clock. Any channel using this resolution stops counting in S0/D2/C2,
S2/D3/C4, or S3/D4/C4 mode.
0b101 = Externally supplied clock from CLK_EXT. The counter resolution is
the clock period of the externally supplied clock. Any channel using this
resolution stops counting in S0/D2/C2, S2/D3/C4, or S3/D4/C4 mode.
0b110 - 0b111 = reserved
Table 14-3. OMCR8/10 Bit Definitions (Sheet 1 of 3)
0x40A0_00D0
0x40A0_00D8
OMCR8
OMCR10
OS TImers
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
CRE
S[3
]
C
P
S
R
CRES
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
0
0
0
0
0
0
0
0
Bits
Access
Name
Description
31:9
—
—
reserved
8
R/W
CRES[3]
Used in conjunction with CRES to configure the counter resolution.
This is prepended (as the MSB) to CRES (OMCR8/10[2:1]).
7
R/W
C
Channel to Match Against
0 = Channel x matches against OSCR8.
1 = Channel x matches against OSCRx.
Table 14-2. OMCR4/5/6/7 Bit Definitions (Sheet 2 of 2)
0x40A0_00C0
0x40A0_00C4
0x40A0_00C8
0x40A0_00CC
OMCR4
OMCR5
OMCR6
OMCR7
OS TImers
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
C
P
S
R
CRES
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
0
0
0
0
0
0
0
Bits
Access
Name
Description