![Marvell PXA300 Скачать руководство пользователя страница 319](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615319.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
DMA Controller
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 319
Not approved by Document Control. For review only.
Figure 11-6. Descriptor Chain for Software Implementation of Full and Empty Bits
11.4
Register Descriptions
This section describes the DMAC registers.
summarizes the register names, addresses, and
descriptions.
11.4.1
DMA Request to Channel Map Register (DRCMRx)
These registers map the DMA request to a channel.
These are read/write registers. Ignore reads from reserved bits. Write 0b0 to reserved bits.
Table 11-9. DRCMR0–63, DRCMR64–99 Bit Definitions (Sheet 1 of 2)
Physical Address
0x4000_0100–0x4000_01FC
1
0x4000_1100–0x4000_118C
1
DRCMR0–DRCMR63
DRCMR64–DRCMR99
DMA Controller
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Reserved
MAP
V
L
D
Reserved
CHLNUM
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
?
?
0
0
0
0
0
Bits
Access
Name
Description
31:8
—
Reserved
Reserved
7
R/W
MAPVLD
Map valid channel
Defines whether the request is mapped to a valid channel. If the bit is set,
the request is mapped to a valid channel indicated by DRCMRx[CHLNUM].
If the bit is cleared, the request is unmapped.
This bit can also be used to mask the request.
0 = Request is unmapped
1 = Request is mapped to a valid channel indicated by DRCMRx[4:0]
6:5
—
Reserved
Reserved
desc[0]
desc[1]: Stop = 1
desc[2]
desc[3]
desc[4]
desc[5]: Stop = 1
desc[6]
desc[7]