69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 366
Document Classification: Proprietary Information
December 13, 2006 10:46 am,
Preliminary
Not approved by Document Control. For review only.
24
R
SSP1
SSP 1
0 = No interrupt notification
1 = SSP 1 service request has occurred, interrupt level<24> = 1, and
either mask bit<24> = 1 or DIM bit = 0.
23
R
MMC1
MultiMediaCard 1
0 = No interrupt notification
1 = Flash Card status has changed or any error has been detected,
interrupt level<23> = 1, and either mask bit<23> = 1 or DIM bit = 0.
22
R
UART1
UART1
0 = No interrupt notification
1 = A transmit or receive error has occurred in UART1, interrupt
level<22> = 1, and either mask bit<22> = 1 or DIM bit = 0.
21
R
UART2
UART2
0 = No interrupt notification
1 = A transmit or receive error has occurred in UART2, interrupt
level<21> = 1, and either mask bit<21> = 1 or DIM bit = 0.
20
R
UART3
UART3
0 = No interrupt notification
1 = A transmit or receive error in UART3 has occurred, interrupt
level<20> = 1, and either mask bit<20> = 1 or DIM bit = 0.
19
—
—
reserved
18
R
I2C
I
2
C
0 = No interrupt notification
1 = I
2
C service request has occurred, interrupt level<18> = 1, and either
mask bit<18> = 1 or DIM bit = 0.
17
R
LCD
LCD
0 = One of the requirements for setting the bit has not been met.
1 = LCD controller service request. has occurred, interrupt
level<17> = 1, and either mask bit<17> = 1 or DIM bit = 0.
16
R
SSP2
SSP 2
0 = No interrupt notification
1 = SSP 2 service request has occurred, interrupt level<16> = 1, and
either mask bit<16> = 1 or DIM bit = 0.
Table 12-7. ICFP Bit Definitions (Sheet 2 of 4)
Physical Address
0x40D0_000C
Coprocessor Register: CP6, CR3
ICFP
Interrupt Controller
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
RTC_AL
RTC_HZ
OS
T_
3
OS
T_
2
OS
T_
1
OS
T_
0
DM
A
C
S
SP1
MM
C
1
UA
RT
1
UA
RT
2
UA
RT
3
rese
rv
e
d
I2
C
LCD
S
SP2
US
IM1
AC97
S
SP4
PM
L
US
BC
GP
IO_
x
GP
IO_
1
GP
IO_
0
O
S
T
_4_1
1
PWR
_
I2
C
rese
rv
e
d
KE
Y
P
A
D
U
S
BH1
U
S
BH2
MS
L
1
S
SP3
Reset
0
0
0
0
0
0
0
0
0
0
0
0
?
0
0
0
0
0
0
0
0
0
0
0
0
0
?
0
0
0
0
0
Bits
Access
Name
Description