69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
1-Wire Bus Master Interface
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 291
Not approved by Document Control. For review only.
10.4.5
1-Wire Clock Divisor Register (W1CDR)
This register divides the internal reference clock to generate the 1-Wire clock.This register must be programmed
before using the 1-Wire bus master interface.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
Table 10-5. W1IER Bit Definitions
Physical Address
0x41B0_000C
W1IER
1-Wire Interface
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Reserved
DQOE
Reserved
E
RBF
ET
MT
ET
B
E
Reserved
EP
D
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
?
?
0
0
0
1
0
Bits
Access
Name
Description
31:8
—
Reserved
Reserved
7
R/W
DQOE
ONE_WIRE output enable
This bit acts as a control select for the ONE_WIRE bus. When set to 0, the
bus is controlled by the 1-Wire bus master interface controller as normal.
0 = This bit defaults to 0 on power-up or reset and should be left 0 unless
users want to control the bus manually through the W1CMDR[DQO]
bit.
1 = The W1CMDR[DQO] bit controls the state of the bus directly.
6:5
—
Reserved
Reserved
4
R/W
ERBF
Enable receive buffer full interrupt
0 = Enable receive buffer full interrupt disabled.
1 = If the receive buffer full flag is set, then an interrupt is generated.
3
R/W
ETMT
Enable
Tx Shift register empty interrupt
0 = Enable Tx Shift register empty interrupt disabled.
1 = If the Tx Shift register empty flag is set, then an interrupt is generated.
2
R/W
ETBE
Enable
transmit buffer empty interrupt
0 = Enable transmit buffer empty interrupt disabled.
1 = If the transmit buffer empty flag is set, then an interrupt is generated.
1
—
Reserved
Reserved
NOTE:
This bit must always be written with 0b1.
0
R/W
EPD
Enable presence detect
interrupt
0 = Enable presence detect interrupt disabled.
1 = If the enable presence detect flag is set, an interrupt is generated
whenever a 1-Wire reset is sent and the required amount of time has
passed for a presence detect pulse to have occurred. Refer to the
PXA300 Processor and PXA310 Processor Electrical, Mechanical,
and Thermal Specification
for timing information.