
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 2006 Marvell
Page 106
Document Classification: Proprietary Information
December 13, 2006, Preliminary
Not approved by Document Control. For review only.
DF_IO6
VCC_DF
0x40E1_0268
DF_IO7
VCC_DF
0x40E1_0270
DF_IO8
VCC_DF
0x40E1_0224
DF_IO9
VCC_DF
0x40E1_022C
DF_IO10
VCC_DF
0x40E1_0234
DF_IO11
VCC_DF
0x40E1_023C
DF_IO12
VCC_DF
0x40E1_025C
DF_IO13
VCC_DF
0x40E1_0264
DF_IO14
VCC_DF
0x40E1_026C
DF_IO15
VCC_DF
0x40E1_0274
DF_CLE_nOE
VCC_DF
0x40E1_0240
DF_ALE_nWE
VCC_DF
0x40E1_020C
DF_SCLK_E
VCC_DF
0x40E1_0250
nCS0
VCC_DF
0x40E1_00C4
nCS1
VCC_DF
0x40E1_00C0
nBE0
VCC_DF
0x40E1_0204
nBE1
VCC_DF
0x40E1_0208
nLUA
VCC_DF
0x40E1_0244
nLLA
VCC_DF
0x40E1_0254
DF_ADDR0
VCC_DF
0x40E1_0210
DF_ADDR1
VCC_DF
0x40E1_0214
DF_ADDR2
VCC_DF
0x40E1_0218
DF_ADDR3
VCC_DF
0x40E1_021C
DF_INT_RnB
VCC_DF
0x40E1_00C8
DF_NCS0
VCC_DF
0x40E1_0248
DF_NCS1
VCC_DF
0x40E1_0278
DF_nWE
VCC_DF
0x40E1_00CC
DF_nRE
VCC_DF
0x40E1_0200
GPIO0
VCC_DF
0x40E1_00B4
GPIO1
VCC_DF
0x40E1_00B8
GPIO2
VCC_DF
0x40E1_00BC
GPIO3
VCC_CARD1
0x40E1_027C
GPIO4
VCC_CARD1
0x40E1_0280
GPIO5
VCC_CARD1
0x40E1_0284
GPIO6
VCC_CARD1
0x40E1_0288
GPIO7
VCC_CARD1
0x40E1_028C
Table 4-5. PXA310 Processor Pad Control Addresses (Sheet 2 of 6)
Pin Name
Power Supply
Pad Control Address