69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 438
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
15.5.2.3
MDU CW Match Signal Register (MDU_CW_MATCH)
15.6
Register Summary
lists the performance monitoring and multicore debug registers.
Table 15-5. MDU_CW_MATCH Bit Definitions
Physical Address
0x4600_FF58
MDU_CW_MATCH
PML/MDU Module
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Reserved
Reserved
X
C
S EV
EN
T
X
D
B
EV
EN
T
Reserved
Reserved
Reserved
2
D
G C
S
EV
EN
T
2
D
G D
B
EV
EN
T
Reserved
Reserved
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
0
?
?
?
0
0
?
?
Bits
Access
Name
Description
31:
—
Reserved
Reserved
8
W
XCS EVENT
0 – Not allowed
1 – Allows an Intel XScale
®
event to provoke the output
7
W
XDB EVENT
0 – Not allowed
1 – Allows an Intel XScale
®
debug event to provoke the output
6:4
—
Reserved
Reserved
3
W
2DG CS
EVENT
0 – Not allowed
1 – Allows a 2-D graphics subsystem stop event to provoke the output
2
W
2DG DB
EVENT
0 – Not allowed
1 – Allows a 2-D graphics subsystem debug event to provoke the output
1:0
—
Reserved
Reserved
Table 15-6. Performance Monitoring and Multicore Debug Register Summary
Physical Address
Name
Description
Page
0x4600_FF00–0x460
0_FF1C
PML_ESL[7:0]
Event Select registers
0x4600_FF40
MDU_XSCALE_BP
MDU Intel XScale
®
Breakpoint register
0x4600_FF44
—
Reserved
—
0x4600_FF48
—
Reserved
—
0x4600_FF4C
—
Reserved
—