69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 238
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
Figure 9-1. Application Subsystem Power States
Table 9-1. Summary of Application Subsystem Dx States
Module
Power States
BPMU States
D0 - All subsystem power domains are powered on
D1 - BPMU, some of the SRAM arrays, and the mini-LCD are powered on, but the core and all other peripherals
are in state-retaining mode
D2 - BPMU is powered on; core, SRAM arrays, and all peripherals (including the mini-LCD) are in
state-retaining mode
D3 - BPMU is powered on; SRAM arrays are either in state-retaining mode or off; core and all peripherals are off
D4 - all power to application subsystem is off
SRAM Arrays
D0 - SRAM arrays are powered on
D2 - Arrays are in state retentive mode. Cannot be accessed
D4 - all power to SRAM is off
Core
C0 - Core is powered on
C1 - Core clock is off
C2 - Core is in state-retaining mode
C4 - All power to core is off
D3
( Sleep)
D0
( Run and
Turbo)
D4
( Deep Sleep)
All Modules in
D4
D1
( LCD
Refresh)
D2
( Standby)
SRAM Modules
Core
SRAM in D2 or D4
Core in C2
SRAM in D2 or D4
Core in C4
SRAM Modules
Core
C0 or C1
D0 or D2
C2
D0