![Marvell PXA300 Скачать руководство пользователя страница 460](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615460.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 460
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
If TMS is held high on the rising edge of TCK, the TAP controller enters the exit1-IR state. If TMS is held low
on the rising edge of TCK, the TAP controller remains in the shift-IR state.
17.4.4.13
Exit1-IR State
This is a temporary state. If TMS is held high on the rising edge of TCK, the TAP controller enters the update-IR
state, which terminates the scanning process. If TMS is held low on the rising edge of TCK, the TAP controller
enters the pause-IR state. The test-data register selected by the current instruction retains its previous value
during this state. The instruction does not change and the Instruction register retains its state.
17.4.4.14
Pause-IR State
The pause-IR state allows the TAP controller to temporarily halt the shifting of data through the Instruction
register. The test-data registers selected by the current instruction retain their previous values during this state.
The instruction does not change and the Instruction register retains its state.
The TAP controller remains in this state as long as TMS is held low. When TMS goes high on the rising edges of
TCK, the TAP controller enters the exit2-IR state.
17.4.4.15
Exit2-IR State
This is a temporary state. If TMS is held high on the rising edge of TCK, the TAP controller enters the update-IR
state, which terminates the scanning process. If TMS is held low on the rising edge of TCK, the TAP controller
enters the shift-IR state.
This test-data register selected by the current instruction retains its previous value during this state. The
instruction does not change and the Instruction register retains its state.
17.4.4.16
Update-IR State
The instruction shifted into the serial Instruction register is latched onto the parallel register from the Shift
register path on the falling edge of TCK. Once latched, the new instruction becomes the current instruction.
Test-data registers selected by the current instruction retain their previous values.
If TMS is held high on the rising edge of TCK, the TAP controller enters the select-DR-scan state. If TMS is held
low on the rising edge of TCK, the TAP controller enters the run-test/idle state.
17.5
Register Descriptions
The JTAG logic has no memory-mapped associated registers.
17.6
Register Summary
The JTAG logic has no memory-mapped associated registers.