
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Copyright © 2006 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006, Preliminary
Document Classification: Proprietary Information
Page 79
Not approved by Document Control. For review only.
GP
IO
53
VC
C
_LC
D
GP
IO
_
5
3
KP
_
M
KO
UT6
GP
IO
54
VC
C
_LC
D
G
P
IO
_
5
4
L
_
DD<0
>
S
M
EM
_
F
ADDR0
ML
_DD<0>
GP
IO
55
VC
C
_LC
D
G
P
IO
_
5
5
L
_
DD<1
>
S
M
EM
_
F
ADDR1
ML
_DD<1>
GP
IO
56
VC
C
_LC
D
G
P
IO
_
5
6
L
_
DD<2
>
S
M
EM
_
F
ADDR2
ML
_DD<2>
GP
IO
57
VC
C
_LC
D
G
P
IO
_
5
7
L
_
DD<3
>
S
M
EM
_
F
ADDR3
ML
_DD<3>
GP
IO
58
VC
C
_LC
D
G
P
IO
_
5
8
L
_
DD<4
>
S
M
EM
_
F
ADDR4
ML
_DD<4>
GP
IO
59
VC
C
_LC
D
G
P
IO
_
5
9
L
_
DD<5
>
S
M
EM
_
F
ADDR5
ML
_DD<5>
GP
IO
60
VC
C
_LC
D
G
P
IO
_
6
0
L
_
DD<6
>
S
M
EM
_
F
ADDR6
ML
_DD<6>
GP
IO
61
VC
C
_LC
D
G
P
IO
_
6
1
L
_
DD<7
>
S
M
EM
_
F
ADDR7
ML
_DD<7>
GP
IO
62
VC
C
_LC
D
G
P
IO
_
6
2
L
_
DD<8
>
L
_
CS
S
M
EM
_
F
ADDR8
ML
_DD<8>
GP
IO
63
VC
C
_LC
D
G
P
IO
_
6
3
L
_
DD<9
>
L
_
VSYNC
S
M
E
M
_
F
A
DDR9
ML
_DD<9>
GP
IO
64
VC
C
_LC
D
G
P
IO
_6
4
L
_D
D
<
10
>
SSPSCL
K
2
(w
a
k
e
G
E
NERI
C[2
])
S
M
EM
_
F
ADDR1
0
ML
_DD<
10>
GP
IO
65
VC
C
_LC
D
GP
IO
_
6
5
L
_
D
D
<
1
1
>
SSPS
FRM
2
(w
a
k
e
G
E
NERI
C[2
])
S
M
EM
_
F
ADDR1
1
ML
_DD<
11>
GP
IO
66
VC
C
_LC
D
G
P
IO
_6
6
L
_D
D
<
12
>
SSPRXD2
(
w
a
k
e
G
E
NERI
C[2
])
SSP
TXD2
S
M
EM
_
F
ADDR1
2
ML
_DD<
12>
GP
IO
67
VC
C
_LC
D
G
P
IO
_6
7
L
_D
D
<
13
>
S
S
P
T
X
D
2
SSPRXD2
(
w
a
k
e
G
E
NERI
C[2
])
S
M
EM
_
F
ADDR1
3
ML
_DD<
13>
GP
IO
68
VC
C
_LC
D
G
P
IO
_6
8
L
_D
D
<
14
>
SSPSCL
K
3
(w
a
k
e
G
E
NERI
C[7
])
S
M
EM
_
F
ADDR1
4
ML
_DD<
14>
GP
IO
69
VC
C
_LC
D
G
P
IO
_6
9
L
_D
D
<
15
>
SSPS
FRM
3
(w
a
k
e
G
E
NERI
C[7
])
S
M
EM
_
F
ADDR1
5
ML
_DD<
15>
GP
IO
70
VC
C
_LC
D
G
P
IO
_7
0
L
_D
D
<
16
>
S
S
P
T
X
D
3
KP_
M
K
IN
<6
>
(w
a
k
e
G
E
NERI
C[6
])
S
M
EM
_
F
ADDR1
6
SSPRXD3
(
w
a
k
e
G
E
N
E
RI
C[7
])
GP
IO
71
VC
C
_LC
D
G
P
IO
_7
1
L
_D
D
<
17
>
SSPRXD3
(
w
a
k
e
G
E
NERI
C[7
])
KP_
M
K
IN
<7
>
(w
a
k
e
G
E
NERI
C[6
])
S
M
EM
_
F
ADDR1
7
SSP
TXD3
T
a
ble 4-2. PXA310 Processo
r Alternat
e Function T
a
ble
Pi
n N
a
me
P
o
w
e
r
S
upp
ly
P
rim
ar
y
Fu
nc
ti
o
n
at
R
e
s
e
t (A
lt
FN
0)
Alt.
F
N
1
A
lt
. F
N
2
A
lt
. F
N
3
A
lt
. F
N
4
A
lt
. F
N
5
A
lt
. F
N
6
A
lt
. F
N
7