![Marvell PXA300 Скачать руководство пользователя страница 274](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615274.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 274
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
Table 9-12. AD1D0SR Bit Definitions (Sheet 1 of 3)
Physical Address
40F4_0024
AD1D0SR
Slave Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
WS
R
T
C
WS
O
S
T
WST
S
I
W
S
US
BH
reserved
WS
U
S
B
2
reserved
WS
MS
L0
WSM
U
X3
WSM
U
X2
WS
K
P
WSU
S
IM
1
WSU
S
IM
0
WS
ML
C
D
reserved
WS
OTG
WS_GENERIC <13:0>
W
S
_E
XT
ER
N
A
L
WS
R
T
C
WS
OS
T
WSTS
I
W
S
US
BH
reserved
W
S
US
B2
reserved
WSM
S
L
0
WS
MU
X
3
WS
MU
X
2
WS
K
P
WSU
S
IM
1
WSU
S
IM
0
WS
MLC
D
reserved
WS
OTG
WS_GENERIC <13:0>
Reserved
W
S
_E
X
T
E
RNAL
Reset
0
0
0
0
?
0
?
0
0
0
0
0
0
0
?
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
?
0
Bits
Access
Name
Description
31
R/Write 1 to
clear
WSRTC
Wake-up Status for RTC from D1 to D0 state
0 = No wake-up occurred due to RTC alarm.
1 = Wake-up occurred due to RTC alarm.
30
R/Write 1 to
clear
WSOST
Wake-up Status for OS Timer from D1 to D0 state
0 = No wake-up occurred due to timer event.
1 = Wake-up occurred due to timer event.
29
R/Write 1 to
clear
WSTSI
Wake-up Status for Touch screen interface from D1 to D0 state
0 = No wake-up occurred due to TSI event.
1 = Wake-up occurred due to TSI event.
28
R/Write 1 to
clear
WSUSBH
Wake-up Status for USB Host port from D1 to D0 state
0 = No wake-up occurred due to USB host port.
1 = Wake-up occurred due to USB host port.
27
—
—
reserved
26
R/Write 1 to
clear
WSUSB2
Wake-up Status for USB Client 2.0 port from D1 to D0 state
0 = No wake-up occurred due to USB client 2.0 port.
1 = Wake-up occurred due to USB client 2.0 port.
25
—
—
reserved
24
R/Write 1 to
clear
WSMSL0
Wake-up Status for a rising edge from MSL port 0 from D1 to D0 state
0 = No wake-up occurred due to baseband port 0.
1 = Wake-up occurred due to baseband port 0.
23
R/Write 1 to
clear
WSDMUX3
Wake-up Status for a rising edge from USB EDMUX3 port from D1 to
D0 state. EDMUX3 port is the GPIO pads with alternate funtion
usb_p2_1, usb_p2_2, usb_p2_3, usb_p2_4, usb_p2_5, usb_p2_7.
0 = No wake-up occurred due to EDMUX3 port
1 = Wake-up occurred due to EDMUX3 port.