![Marvell PXA300 Скачать руководство пользователя страница 166](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615166.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 166
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
29:28
R/W
VAUF
Video Accelerator Unit Frequency Select
These bit fields are only available in the PXA300 or PXA310 processor.
0b00 -- 104 MHz
0b01 -- 156MHz
0b10 -- 208 MHz
0b11 -- 78 MHz
27
—
—
Reserved
26
R/W
D0CS
D0 Mode Clock Select:
0 = Use the core PLL and system PLLs as the processor clock sources in
D0 mode.
1 = Use the ring oscillator as the processor clock source in D0 mode.
NOTE: Must not be cleared until after an interrupt has been generated
indicating that the PLLs are locked or status of PLLs are updated.
NOTE:
25:23
R/W
SMCFS
Static Memory Controller Frequency Select
Selects the frequency of the static memory controller.
(Reset only value 0b000 for SMCFS = 78 MHz)
0b000 — 78 MHz
0b001 — Reserved
0b010 — 104 MHz
0b011 — Reserved
0b100 — Reserved
0b101 — reserved
0b110 — Reserved
0b111 — Reserved
22:20
—
—
Reserved
Table 7-6. ACCR Bit Definitions (Sheet 2 of 4)
Physical Address
4134_0000
ACCR
BCCU
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
XP
D
IS
SP
D
IS
V
AUF
Reserved
D0CS
SM
C
F
S
Reserved
SF
LFS
XS
PC
L
K
HS
S
DM
C
F
S
P
CCE
XN
Reserved
XL
Reset
0
0
0
0
?
0
0
0
0
?
?
?
0
0
0
0
0
0
0
0
0
0
0
1
?
?
?
0
1
0
0
0
Bits
Access
Name
Description