
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 2006 Marvell
Page 112
Document Classification: Proprietary Information
December 13, 2006, Preliminary
Not approved by Document Control. For review only.
Note:
(1) The reset value for these bits are defined on a pin-by-pin basis. Do not rely on the reset value
of these bits. These bits must be configured by software to the preferred settings.
(2) Access to all of these register is defined as write only. Refer to
for information about reading
these registers.
7
Read/Write
SLEEP_OE_
N
The output enable during D1-D3 low power modes (see
for
more information).
0 = Enable as an output during low power modes.
1 = Disable output during low power modes. See
for possible
states of this signal depending upon values of the PULLUP_EN and
PULLDOWN_EN bits.
6
Read/Write
EDGE_CLEA
R
0 = The edge detection logic is enabled and ready to detect an edge.
1 = The edge detection logic is disabled and no edge will be detected.
NOTE: This is an enable for EDGE_FALL_EN and EDGE_RISE_EN
control bits.
5
Read/Write
EDGE_FALL
_EN
0 = Do not detect a falling edge.
1 = Detect a falling edge.
In order to detect a falling edge on this pin (see
for more
information) this bit must be set to 1 and the EDGE_CLEAR bit must be set
to 0. The pad need NOT be an input.
4
Read/Write
EDGE_RISE
_EN
0 = Do not detect a rising edge.
1 = Detect a rising edge.
To detect a rising edge on this pin (see
for more information)
this bit must be set to 1 and the EDGE_CLEAR bit must be set to 0. The
pad need NOT be an input.
3
—
Reserved
Reserved
2:0
Read/Write
AF_SEL
Alternate function selection for pad. This selects between the 8 possible
alternate functions for the pad. Alternate function 0 is always the reset case.
0b000 = Primary function at reset (Alternate function 0)
0b001 = Alternate function 1
0b010 = Alternate function 2
0b011 = Alternate function 3
0b100 = Alternate function 4
0b101 = Alternate function 5
0b110 = Alternate function 6
0b111 = Alternate function 7
Table 4-6. MFPR Bit Definitions (Sheet 2 of 2)
Physical Address
0x40E1 XXXX
MFPR xx
Padring
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Reserved
PU
L
L
_
SE
L
PU
LL
U
P
_
E
N
PU
L
L
D
O
W
N
_
EN
DRIVE
SLE
E
P
_
S
EL
SL
EE
P_D
A
T
A
SL
EE
P_O
E
_N
ED
GE
_
C
LE
A
R
ED
GE
_F
A
L
L_
EN
ED
G
E
_R
ISE
_
EN
Reserved
AF_SEL
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
See Note 1 below
1
0
0
?
0
0
0
Bits
Access
Name
Description