
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
JTAG
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 459
Not approved by Document Control. For review only.
17.4.4.8
Exit2-DR State
This is a temporary state. If TMS is held high on the rising edge of TCK, the TAP controller enters the
update-DR state, which terminates the scanning process. If TMS is held low on the rising edge of TCK, the TAP
controller enters the shift-DR state.
The instruction does not change while the TAP controller is in this state. All test data registers selected by the
current instruction retain their previous value during this state.
17.4.4.9
Update-DR State
The BSR is provided with a parallel register that prevents changes at the parallel output while data is shifted in
response to the extest, sample/preload instructions. When the BSR is selected while the TAP controller is in the
update-DR state, data is latched onto the BSR parallel output from the Shift register path on the falling edge of
TCK. The data held at the latched parallel output does not change unless the TAP controller is in this state.
While the TAP controller is in this state, all of the Test Data register shift register-bit positions selected by the
current instruction retain their previous values. The instruction does not change while the TAP controller is in
this state.
When the TAP controller is in this state and TMS is held high on the rising edge of TCK, the TAP controller
enters the select-DR-scan state. If TMS is held low on the rising edge of TCK, the TAP controller enters the
run-test/idle state.
17.4.4.10
Select-IR Scan State
This is a temporary controller state. The test data registers selected by the current instruction retain their previous
state. In this state, if TMS is held low on the rising edge of TCK, the TAP controller moves into the capture-IR
state and a scan sequence for the Instruction register is initiated. If TMS is held high on the rising edge of TCK,
the TAP controller moves to the test-logic-reset state.
The instruction does not change in this state.
17.4.4.11
Capture-IR State
When the TAP controller is in the capture-IR state, the Shift register contained in the Instruction register loads
the fixed value 0x00000000001 on the rising edge of TCK.
The test-data register selected by the current instruction retains its previous value during this state. The
instruction does not change in this state. While in this state, holding TMS high on the rising edge of TCK causes
the TAP controller to enter the exit1-IR state. If TMS is held low on the rising edge of TCK, the TAP controller
enters the shift-IR state.
17.4.4.12
Shift-IR State
When the TAP controller is in this state, the Shift register contained in the Instruction register is connected
between TDI and TDO and shifts data one bit position nearer to its serial output on each rising edge of TCK. The
test-data register selected by the current instruction retains its previous value during this state. The instruction
does not change.