![Marvell PXA300 Скачать руководство пользователя страница 362](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615362.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 362
Document Classification: Proprietary Information
December 13, 2006 10:46 am,
Preliminary
Not approved by Document Control. For review only.
1
R
MSL
MSL:v1
0 = One of the requirements for setting the bit has not been met.
1 = MSL interrupt has occurred, interrupt level<1> = 0, and either mask
bit<1> = 1 or DIM bit = 0.
0
R
SSP3
SSP 3
0 = One of the requirements for setting the bit has not been met.
1 = SSP 3 service request has occurred, interrupt level<0> = 0, and
either mask bit<0> = 1 or DIM bit = 0.
Table 12-6. ICIP2 Bit Definitions (Sheet 1 of 3)
Physical Address
0x40D0_009C
Coprocessor Register: CP6, CR6
ICIP2
Interrupt Controller
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
reserved
reserved
reserved
BC
CU
DME
M
C
W
AKE
U
P
1
W
AKE
U
P
0
reserved
SG
P MP
MU
US
B
2
N
AND INF
ONE WI
R
E
reserved
reserved
MM
C
2
reserved
GRAP
HICS
US
IM
2
reserved
resreved
reserved
CONS
UM
E
R
I
R
CIF
reserved
Reset ?
?
?
?
?
?
?
?
?
?
?
0
0
0
0
?
0
0
0
0
?
?
0
?
0
0
?
?
?
0
0
?
Bits
Access
Name
Description
31:21
—
—
reserved
20
R
BCCU
0 = No interrupt notification
1 = interrupt occurs and ((mask bit(0) = 0b1) OR (DIM bit = 0b0)) and
(interrupt level (52) = 0b0)
19
R
DMEMC
0 = No interrupt notification
1 = interrupt occurs and ((mask bit(0) = 0b1) OR (DIM bit = 0b0)) and
(interrupt level (51) = 0b0)
Table 12-5. ICIP Bit Definitions (Sheet 5 of 5)
Physical Address: 0x40D0_0000
Coprocessor Register: CP6, CR0
ICIP
Interrupt Controller
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
RTC_AL
RTC_HZ
OS
T_
3
OS
T_
2
OS
T_
1
OS
T_
0
DM
A
C
S
SP1
MM
C
1
UA
RT
1
UA
RT
2
UA
RT
3
rese
rv
e
d
I2
C
LCD
S
SP2
US
IM1
AC97
S
SP4
PM
L
US
BC
GP
IO_
x
GP
IO_
1
GP
IO_
0
O
S
T
_4_1
1
PWR
_
I2
C
rese
rv
e
d
KE
Y
P
A
D
U
S
BH1
U
S
BH2
MS
L
1
S
SP3
Reset
0
0
0
0
0
0
0
0
0
0
0
0
?
0
0
0
0
0
0
0
0
0
0
0
0
0
?
0
0
0
0
0
Bits
Access
Name
Description