69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 148
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
Table 6-3. OSCC Bit Definitions (Sheet 1 of 2)
Physical Address
0x4135_0000
OSCC
Services Unit Clock
Control Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Reserved
TSE
L
Reserved
TD Reserved
ROS
PE
N
TE
NS3
TE
NS2
TE
NS0
VCXOST
Bits
Access
Name
Description
31:22
—
Reserved
Reserved
21:20
R/W
TSEL
Temperature Sensor Throttle Trigger Select
00 = 100
o
C
01 = 90
o
C
10 = 95
o
C
11 = 105
o
C
19:17
—
Reserved
Reserved
16
R/W
TD
Frequency Change due to Temperature Condition Disable
0 = The core PLL frequency is not automatically changed when there is an
on-die temperature condition
1 = The core PLL frequency is automatically reduced where there is an
on-die temperature condition
15:13
—
Reserved
Reserved
12
Read Only
ROS
Ring Oscillator Status
0 = 120 MHz ring oscillator output is not ready for use
1 = 120 MHz ring oscillator output is stabilized and ready for use
11
R/W
PEN
CLK_POUT Enable
0 = Disable CLK_POUT pin
1 = Enable CLK_POUT pin to output processor oscillator clock when in
S0/D0, D0CS, S0/D1 and S0/D2 states. All other states CLK_POUT is
disabled.
10
R/W
TENS3
CLK_TOUT S3 Enable
0 = Disable CLK_TOUT pin in S3 power state
1 = Enable CLK_TOUT pin to output timekeeping oscillator clock when in
S3 power state
9
R/W
TENS2
CLK_TOUT S2 Enable
0 = Disable CLK_TOUT pin in S2 power state
1 = Enable CLK_TOUT pin to output timekeeping oscillator clock when in
S2 power state
8
R/W
TENS0
CLK_TOUT S0 Enable
0 = Disable CLK_TOUT pin in S0 power state
1 = Enable CLK_TOUT pin to output timekeeping oscillator clock when in
S0 power state