69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Interrupt Controller
12
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006 10:46 am,
Preliminary
Document Classification: Proprietary Information
Page 361
Not approved by Document Control. For review only.
10
R
GPIO_x
GPIO_x
0 = One of the requirements for setting the bit has not been met.
1 = GPIO_x (other than GPIO_0 or GPIO_1) edge detect = 1, interrupt
level<10> = 0, and either mask bit<10> = 1 or DIM bit = 0.
9
R
GPIO_1
GPIO_1
0 = One of the requirements for setting the bit has not been met.
1 = GPIO<1> has detected an edge, interrupt level<9> = 0, and either
mask bit<9> = 1 or DIM bit = 0.
8
R
GPIO_0
GPIO_0
0 = One of the requirements for setting the bit has not been met.
1 = GPIO<0> has detected an edge, interrupt level<8> = 0, and either
mask bit<8> = 1 or DIM bit = 0.
7
R
OST_4_11
OS Timer 4-11
0 = One of the requirements for setting the bit has not been met.
1 = OS timer match 4-11 has occurred, interrupt level<7> = 0, and either
mask bit<7> = 1 or DIM bit = 0.
6
R
PWR_I2C
Power I
2
C
0 = One of the requirements for setting the bit has not been met.
1 = I
2
C power unit interrupt has occurred, interrupt level<6> = 0, and
either mask bit<6> = 1 or DIM bit = 0.
5
—
—
reserved
4
R
KEYPAD
Keypad
0 = One of the requirements for setting the bit has not been met.
1 = Keypad controller interrupt has occurred, interrupt level<4> = 0, and
either mask bit<4> = 1 or DIM bit = 0.
3
R
USBH1
USB Host 1
0 = One of the requirements for setting the bit has not been met.
1 = USB host interrupt 1 (OHCI) interrupt has occurred, interrupt
level<3> = 0, and either mask bit<3> = 1 or DIM bit = 0.
2
R
USBH2
USB Host 2
0 = One of the requirements for setting the bit has not been met.
1 = USB host interrupt 2 interrupt has occurred, interrupt level<2> = 0,
and either mask bit<2> = 1 or DIM bit = 0.
Table 12-5. ICIP Bit Definitions (Sheet 4 of 5)
Physical Address: 0x40D0_0000
Coprocessor Register: CP6, CR0
ICIP
Interrupt Controller
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
RTC_AL
RTC_HZ
OS
T_
3
OS
T_
2
OS
T_
1
OS
T_
0
DM
A
C
S
SP1
MM
C
1
UA
RT
1
UA
RT
2
UA
RT
3
rese
rv
e
d
I2
C
LCD
S
SP2
US
IM1
AC97
S
SP4
PM
L
US
BC
GP
IO_
x
GP
IO_
1
GP
IO_
0
O
S
T
_4_1
1
PWR
_
I2
C
rese
rv
e
d
KE
Y
P
A
D
U
S
BH1
U
S
BH2
MS
L
1
S
SP3
Reset
0
0
0
0
0
0
0
0
0
0
0
0
?
0
0
0
0
0
0
0
0
0
0
0
0
0
?
0
0
0
0
0
Bits
Access
Name
Description