![Marvell PXA300 Скачать руководство пользователя страница 124](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615124.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: Timer and System Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 124
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
Most external GPIO pins can also serve as either a functional connection or a GPIO port. This must be
configured through the MFP xx registers and if used for an alternate function overrides the GPIO operation
shown in Figure 5-1. All sets of GPIO ports are brought out of the processor and can be multiplexed with any
logic function required.
5.2
Features
The general features of the GPIOs include the following:
•
As inputs they can be programmed to generate an interrupt from a rising edge, a falling edge, or both
•
As outputs they can be cleared or set individually
•
As inputs the values can be read individually
This section describes the internal signals that are inputs or outputs from the GPIO controller (see
).
Figure 5-1. General-Purpose I/O Block Diagram
Edge
Detect
Processor
Pin Direction
Register
Pin Set and
Clear Registers
Edge Detect
Status Register
Pin-Level
Register
Rising Edge Detect
Enable Register
Falling Edge Detect
Enable Register
Pin