![Marvell PXA300 Скачать руководство пользователя страница 13](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615013.webp)
69rlq62d-f714peg4 * Memec (Headquar
UNDER ND
69rlq62d-f714peg4 * Memec (Headquar
ter
Tec
MAR
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 13
Not approved by Document Control. For review only.
1-1 Supplemental Documentation..................................................................................................... 21
2-1 Little-Endian Value Encoding......................................................................................................44
2-2 Effect of Each Type of Reset on Internal Register State ............................................................ 49
2-3 Coprocessor Register Summary................................................................................................. 51
2-4 Performance Monitoring Registers ............................................................................................. 54
2-5 Devices Operating in Ring Oscillator Mode ................................................................................ 55
2-6 Processor ID Register................................................................................................................. 56
2-7 Coprocessor: New CPU ID and JTAG ID Values ....................................................................... 57
2-8 Processor CPAR Register .......................................................................................................... 58
4-1 PXA300 Processors Alternate Function Table ........................................................................... 66
4-2 PXA310 Processor Alternate Function Table ............................................................................. 75
4-3 PXA300 Processors Signal Descriptions.................................................................................... 86
4-4 PXA300 Processor Pad Control Addresses ............................................................................. 101
4-5 PXA310 Processor Pad Control Addresses ............................................................................. 105
4-6 MFPR Bit Definitions.................................................................................................................111
4-7 Low-Power Mode States........................................................................................................... 116
4-8 SLEEP_SEL and RDH Multi-function Pin State Summary ....................................................... 117
4-9 Peripheral Controller Wake Ups ............................................................................................... 118
4-10 Generic Wakeups ..................................................................................................................... 120
5-1 GPIO Controller Interface Signals Summary ............................................................................ 125
5-2 GPLR Bit Definitions .................................................................................................................127
5-3 GPDR Bit Definitions ................................................................................................................ 128
5-4 GSDR Bit Definitions ................................................................................................................ 129
5-5 GCDR Bit Definitions ................................................................................................................ 130
5-6 GPSR Bit Definitions.................................................................................................................131
5-7 GPCR Bit Definitions ................................................................................................................ 131
5-8 GRERx Bit Definitions............................................................................................................... 132
5-9 GSRERx Bit Definitions ............................................................................................................ 133
5-10 GCRERx Bit Definitions ............................................................................................................ 133
5-11 GFERx Bit Definitions ............................................................................................................... 134
5-12 GSFER Bit Definitions .............................................................................................................. 135
5-13 GCFER Bit Definitions .............................................................................................................. 136
5-14 GEDR Bit Definitions ................................................................................................................ 137
5-15 GPIO Register Summary ..........................................................................................................137
6-1 Clock Manager Pin Definitions.................................................................................................. 142
6-2 Primary System Clocks and Frequencies................................................................................. 145
6-3 OSCC Bit Definitions ................................................................................................................ 148
6-4 Services Unit Clock Control Unit Register Summary................................................................ 149
7-1 Primary Processor System Clocks and Frequencies................................................................ 152
7-2 Core PLL, Turbo and Run Mode Output Frequencies .............................................................. 153
7-3 Intel XScale® Core PLL, Turbo and Run Mode Output Frequencies ....................................... 153
7-4 Devices Operating in D0CS Mode............................................................................................ 157
7-5 D1 Frequencies from Ring Oscillator........................................................................................ 160
7-6 ACCR Bit Definitions.................................................................................................................165
7-7 ACSR Bit Update Events ..........................................................................................................169
7-8 ACSR Bit Definitions.................................................................................................................170