69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 278
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
9.3.13
Application Subsystem D1 Configuration Register (AD1R)
AD1R, defined in
, contains the D1-mode unit operational bits. These bits select which units retain
full operation when the application subsystem is in D1 state. Disabled units are inaccessible in D1 state but retain
state.
In D1 state, the core retains state and both PLLs are turned off.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
1
R/W
AD2_R1
D2-state retain state — application subsystem internal SRAM lower
bank array 1
0 = Lower bank array 1 is off when BPMU is in D2.
1 = Lower bank array 1 retains state when BPMU is in D2.
0
R/W
AD2_R0
D2-state retain state — application subsystem internal SRAM lower
bank array 0
0 = Lower bank array 0 is off when BPMU is in D2.
1 = Lower bank array 0 retains state when BPMU is in D2.
Table 9-15. AD1R Bit Definitions (Sheet 1 of 2)
Physical Address
40F4_0038
AD1R
Slave Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
AD1_R
1
AD1_R
0
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
0
Bits
Access
Name
Description
31:2
—
—
reserved
Table 9-14. AD2R Bit Definitions (Sheet 2 of 2)
Physical Address
40F4_0034
AD2R
Slave Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
AD2_R1
AD2_R0
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
0
Bits
Access
Name
Description