69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Services Power Management Unit
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 231
Not approved by Document Control. For review only.
Service Routine (ISR) Entry or a combination of a regualr write occuring to close to an ISR
write.
Note:
The IN0 and IN1 status bits are only updated when a change is detected on the EXT_WAKEUP
input pins. The IN0 and IN1 status bits are set to 0 after reset and will not be updated until and
edge (signal change) is detected on the corresponding EXT_WAKEUP input pin.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
Table 8-12. PECR Bit Definitions
Physical Address
0x40F5_0018
PECR
Services Unit
Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
E1I
S
E1I
E
E0I
S
E0I
E
reserved
IN1
IN0
Reset 0
†
0
†
0
†
0
†
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
? 0
†
0
†
Bits
Access
Name
Description
31
R/Write 1 to
Clear
E1IS
EXT_WAKEUP<1> Interrupt Status
0 – Interrupt was not due to EXT_WAKEUP<1> pin.
1 – Interrupt was due to EXT_WAKEUP<1> pin change.
30
R/W
E1IE
EXT_WAKEUP<1> Pin Interrupt Enable
0 – Do not generate an interrupt when EXT_WAKEUP<1> pin changes.
1 – Generate an interrupt when EXT_WAKEUP<1> pin changes.
29
R/Write 1 to
Clear
E0IS
EXT_WAKEUP<0> Interrupt Status
0 – Interrupt was not due to EXT_WAKEUP<0> pin.
1 – Interrupt was due to EXT_WAKEUP<0> pin change.
28
R/W
E0IE
EXT_WAKEUP<0> Pin Interrupt Enable
0 – Do not generate an interrupt when EXT_WAKUEP<0> pin changes.
1 – Generate an interrupt when EXT_WAKEUP<0> pin changes.
27:2
—
—
reserved
1
R
IN1
Input Value for EXT_WAKEUP<1>
0 – A logic 0 value was read on EXT_WAKEUP<1> when configured as an
input.
1 – A logic 1 value was read on EXT_WAKEUP<1> when configured as an
input.
0
R
IN0
Input Value for EXT_WAKEUP<0>
0 – A logic 0 value was read on EXT_WAKEUP<0> when configured as an
input.
1 – A logic 1 value was read on EXT_WAKEUP<0> when configured as an
input.
†
S3 low-power mode exit reset does not clear or set this bit.