
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Slave Clock Control Unit
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 173
Not approved by Document Control. For review only.
7.3.4
D0 Mode Clock Enable Register A (D0CKEN_A)
The D0 Mode Clock Enable Register A (D0CKEN-A) enables or disables the clock to most of the peripherals
when the processor is in D0 mode. For lowest power consumption, any unit that is not being used must have its
clock disabled by clearing the appropriate bit. The CKEN bits control only the functional clock inputs to each
module. The bus clock typically remains unaffected, unless the cluster is totally turned off. See
for more information about clustering.
This is a read/write register. Ignore reads from reserved bits. Write 0b1 to reserved bits.
Table 7-10. D0CKEN_A Bit Definitions: Clock Enable Mappings for Units
Physical Address
4134_000C
D0CKEN_A
BCCU
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
SE
T
A
L
W
A
Y
S
CKE
N[30]
CKE
N[29]
CKE
N[28]
CKE
N[27]
CKE
N[26]
SE
T
A
L
W
A
Y
S
CKE
N[24]
CKE
N[23]
CKE
N[22]
CKE
N[21]
CKE
N[20]
SE
T
A
L
W
A
Y
S
CKE
N[18]
CKE
N[17]
SE
T
A
L
W
A
Y
S
CKE
N[15]
CKE
N[14]
CKE
N[13]
CKE
N[12]
CKE
N[1
1
]
CKE
N[10]
CKE
N[
9]
CKE
N[
8]
CKE
N[
7]
CKE
N[
6]
CKE
N
[5]**
CKE
N[
4]
CKE
N[
3]
CKE
N[
2]
CKE
N[
1]
SE
T
A
L
W
A
Y
S
Reset
1
1
1
1
1
1 11 1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Bits
Access
Name
Description
31:0
R/W
CKEN[n]
Clock Enable
0 = Clock to the unit is disabled.
1 = Clock to the unit is enabled.
Table 7-11. D0CKEN_A: Clock Enable Mappings for CKEN Bits (Sheet 1 of 2)
Name
Description
Name
Description
CKEN[31]
SETALWAYS - Must be programmed
with 0b1
CKEN[15]
Consumer IR Clock Enable
CKEN[30]
MSL0 Clock Enable
CKEN[14]
Keypad Controller Clock Enable
CKEN[29]
SSP4 Clock Enable
CKEN[13]
MMC1 Clock Enable
CKEN[28]
SSP3 Clock Enable
CKEN[12]
MMC0 Clock Enable
CKEN[27]
SSP2 Clock Enable
CKEN[11]
Boot ROM Clock EN
CKEN[26]
SSP1 Clock Enable
CKEN[10]
Internal SRAM Controller Clock EN
CKEN[25]
SETALWAYS - Must be programmed
with 0b1
CKEN[9]
Static Memory Controller Clock EN
CKEN[24]
AC ‘97 Clock Enable
CKEN[8]
Dynamic Memory Controller Clock EN
CKEN[23]
UART3 Clock Enable
CKEN[7]
reserved
CKEN[22]
UART1 Clock Enable
CKEN[6]
reserved